A Short Circuit Safe Operation Area Identification Criterion for SiC MOSFET Power Modules
Díaz Reigosa, Paula; Iannuzzo, Francesco; Luo, Haoze; Blaabjerg, Frede

Published in:
IEEE Transactions on Power Electronics

DOI (link to publication from Publisher):
10.1109/TIE.2016.2628895

Publication date:
June. 2017

Link to publication from Aalborg University - VBN

Suggested citation format:

General rights
Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognize and abide by the legal requirements associated with these rights.

- Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
- You may not further distribute the material or use it for any profit-making activity or commercial gain.
- You may freely distribute the URL identifying the publication in the public portal.

Take down policy
If you believe that this document breaches copyright please contact us at vbn@aub.aau.dk providing details, and we will remove access to the work immediately and investigate your claim.

Downloaded from vbn.aau.dk.
A Short Circuit Safe Operation Area Identification Criterion for SiC MOSFET Power Modules

Paula Diaz Reigosa, Francesco Iannuzzo, Haoze Luo, Frede Blaabjerg
Center of Reliable Power Electronics (CORPE)
Department of Energy Technology
Aalborg University
Pontoppidanstræde 101, Aalborg East DK-9220, Denmark
pdr@et.aau.dk, fia@et.aau.dk, hlu@et.aau.dk, fbl@et.aau.dk

Abstract—This paper proposes a new method for the investigation of the Short-Circuit Safe Operation Area (SCSOA) of state-of-the-art SiC MOSFET power modules rated at 1.2 kV based on the variations in SiC MOSFET electrical parameters (e.g., short-circuit current and gate-source voltage). According to the experimental results, two different failure mechanisms have been identified, both reducing the short-circuit capability of SiC power modules in respect to discrete SiC devices. Based on such failure mechanisms, two short-circuit safety criteria have been formulated: (i) the short circuit current-based criterion and, (ii) the gate voltage-based criterion. The applicability of these two criteria makes possible the SCSOA evaluation of SiC MOSFET power modules from two different manufacturers are experimentally tested in order to demonstrate the procedure of the method. The obtained results can be used to have a better insight of the SCSOA of SiC MOSFETs and their physical limits.

I. INTRODUCTION

Over the last decades, silicon has been the major semiconductor choice for power electronic devices. As state-of-the-art silicon semiconductors slowly approach their limits in terms of power losses, reduced size, safe operation area boundaries and maximum allowable junction temperature, Wide-Bandgap semiconductors (WBG) have emerged as a potential substitute to overcome such limitations [1]. Among the WBG semiconductors, Silicon Carbide (SiC) has demonstrated a good compromise between its high-frequency switching capability and high temperature performance, especially if one includes the overall converter cost saving due to smaller passives and smaller chip area [2]. As a consequence of these advantages, various types of SiC devices are nowadays commercially available, such as Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFETs), Junction Field-Effect Transistors (JFETs), Super Junction Transistors (SJTs) and Bipolar Junction Transistors (BJTs). During the last years, the SiC MOSFET has become dominant over the available SiC devices. It is of great interest to assess its performance under static and dynamic conditions and even more interesting, its performance under short circuit conditions. To that end, SiC MOSFETs have been selected for the purpose of this study.

Although the claimed superior performance of SiC power devices over traditional Si devices has been the major driving force for most applications, the ability to withstand stressful and harsh conditions may alter the attitude of this conclusion. For instance, prior-art research on the Short Circuit (SC) capability of 1.2 kV SiC MOSFETs has indirectly proved so [3]–[10]. The static and dynamic performances of SiC MOSFETs have been compared to Si IGBTs in [7], [11] and to Si MOSFETs in [11], [12], where the advantages of WBG devices have been demonstrated (i.e., lower losses, higher operation temperature). In [4], SiC MOSFETs have shown high junction operation temperature capabilities (i.e., beyond 250°C) for long-term reliability, nevertheless, the short circuit capability has proven to be equivalent to its silicon counterparts. Additionally, the Short Circuit Safe Operation Area (SCSOA) of the latest discrete 1.2 kV SiC MOSFET devices have been lately investigated, evidencing a large variation between different manufacturers (i.e., typically Cree, Rohm, GE) [5]–[7] and testing conditions (i.e., DC link voltage, case temperature, and gate voltage) [8], [9], [13]. Other studies have focused on the development of an electro-thermal model for predicting the SCSOA, including failure time and simulated junction temperature at different testing conditions, such as those in [10], [14].
According to the aforementioned literature, Fig. 1 gives the latest results of 1.2 kV SiC MOSFETs as a function of their nominal current and their maximum short circuit time. The short circuit operating conditions are $T = 25^\circ C$ and $V_{DS} = 600$ V. Based on these results, discrete SiC MOSFETs have proved to withstand 6 to 15 $\mu s$, evidencing for some of the cases lower robustness compared to the Si IGBTs, where the typical short circuit withstanding time is 10 $\mu s$ at the highest operating temperature [15]. The lower SCOSA of SiC MOSFETs raises a new challenge for SiC gate drivers, in which the protection circuit needs to rapidly detect the short circuit condition having in mind the higher switching frequencies of such devices and their interaction with the noisy environment. Methods for short circuit detection and protection for SiC MOSFETs have been proposed in [16]–[18]. Furthermore, Fig. 1 highlights that the short circuit robustness of high current SiC MOSFET power modules has yet to be addressed. This fact rises new opportunities for investigation since the SCOSA of modules is completely different compared to discrete devices due to current sharing imbalances among the paralleled chips. This possible imbalance is very likely to happen as the experimental results presented in this paper prove so. To that end, this paper contributes on the SCOSA of SiC MOSFET power modules to provide an insight into the short circuit performances of state-of-the-art SiC MOSFET power modules.

The failure mechanisms in SiC MOSFETs under short circuit conditions are mainly temperature-related. SiC devices, theoretically, have a much higher intrinsic thermal limit than Si devices due to lower intrinsic carrier concentration and wider band gap. However, SiC devices have smaller chip area and higher current density than the corresponding Si devices, resulting in higher temperature rising rate, and thus lower SC withstanding capability. The aim of this paper is to identify which are the operating conditions in which the device can survive under a short circuit event. Specifically, this work presents the short circuit behaviour of 1.2 kV/300 A SiC MOSFET power modules from Cree and 1.2 kV/180 A SiC MOSFET power modules from Rohm. Two different failure mechanisms have been identified. Based on such failure mechanisms, two short-circuit safety criteria (i.e., short circuit current-based criterion and gate voltage-based criterion) are proposed as a method for defining the Short-Circuit Safe Operation Area. The proposed method can be used for plotting the SCOSA of power devices at different testing conditions avoiding its self-destruction. This solution is practical and cost-effective when testing expensive technologies, such as SiC.

This paper is organized as follows: Section II presents the Non-Destructive Short Circuit Tester adopted for the SCOSA characterization of SiC MOSFET power modules. Section III shows the short-circuit experimental results of the studied SiC MOSFET power modules up to failure. Section IV illustrates the proposed criterion for SCOSA evaluation based on the failure mechanisms observed in Section III. Section V validates the two suggested short-circuit safety criteria for the studied SiC MOSFET power modules. Finally, concluding remarks are given.

Fig. 2. Picture of the 10 kA/ 2.4 kV Non-Destructive Testing setup.

Fig. 3. Principle schematic of the constructed Non-Destructive Tester.
devices, but it is a realistic value for the end-users applications. A Personal Computer (PC) is used for the data acquisition and remote control, which is connected via an Ethernet link to the LeCroy HDO6054-MS oscilloscope and via an RS-232 bus to the FPGA board.

A commercial SiC MOSFET gate driver recommended by Cree is used for testing both DUTs, namely CGD15HB62P, whose desaturation protection has been inhibited in order to perform the short-circuit tests. The experiments have been done for gate-emitter voltage equal to +20 V/-6 V and external gate resistance equal to 5 Ω. The gate resistance has been chosen according with the datasheet recommendation and ensuring a good turn-on and turn-off controllability. The case temperature of the modules was at about 25°C.

B. Software Implementation

In order to perform short circuit tests in a repeatable and consistent way, an original automated tool having a user-friendly Graphical User Interface (GUI) has been developed and implemented in MATLAB® (see Fig. 4). Such an interface provides the possibility to perform repetitive tests with a set of parameters defined by the user as well as the total number of tests to be performed and the time between pulses. The developed GUI provides a list of limits (pass conditions) to be verified to proceed automatically for the next test. After setting up the test parameters, the user sets the high voltage power supply to the operating voltage and starts the repetitive test sequence (START button in Fig. 4). Tests are performed completely equal to each other, according with the time sequence set by the user and the time between pulses (e.g., the off-time has been selected to 30 seconds allowing enough time to cool down the device). The GUI communicates to the FPGA the exact time sequence at the beginning of every test through the instrumentation bus. A data check protocol has been implemented in order to avoid communication errors that would eventually lead to a fatal test. To make the user aware of the last parameters sent to the FPGA, a local echo is included on the left-hand side of the GUI. At the end of every test, the waveforms sampled by the oscilloscope are acquired through Active-X functions, in order to fully exploit the instrument capabilities. The acquired waveforms are stored including test index and time-stamp.

III. Experimental Results

In this section the experimental results will be presented. To determine the short circuit capability of the investigated devices, the NDT shown in Fig. 2 has been used. The short circuit failure limit was determined by increasing the short circuit pulse width after each successful pulse in steps of normally 100 ns until failure. Different bias voltages from 200 V up to 800 V were applied.

A. 1.2 kV/ 300 A SiC MOSFET

Fig. 5a shows a single short-circuit event where the 1.2 kV/ 300 A SiC MOSFET fails within a relatively short pulse duration of 3.2 µs for a bias voltage of 600 V and ambient temperature of 25°C. In these test conditions, the device survived single short-circuit pulse durations up to 3.1 µs. In fact, the next short-circuit pulse with a duration of 3.2 µs causes the device failure. Initially, the drain current dramatically increases and reaches its saturation level at about 5 kA - 15 times greater than its nominal value. A significant decrease of drain current suggests a fast temperature increase inside the device due to reduction on the channel carrier mobility with increasing temperature. As it can be seen in Fig. 5a, the device is apparently able to turn off the short-circuit current, but after 2 µs, a delayed failure occurs forcing the drain current to increase out of control. Post-failure analysis demonstrated a burn-out of one of the six paralleled SiC chips as well as a short circuit among the three terminals, as it is shown in Fig. 5b. This delayed failure is commonly recognized as a thermal runaway failure mechanism which typically occurs when the device is in off-state at high junction temperatures. Previous studies [9], [10] have identified trough numerical validation that a thermal runaway failure is possible due to high off-state drain leakage current. Such high drain leakage current may activate the parasitic npn BJT inside the MOSFET. If the parasitic BJT is turned on, the drain current rapidly increases leading to a device failure due to typical second breakdown failure mechanisms and associated thermal runaway. This type of failures could be avoided if the energy dissipated during the short circuit is lower than the critical one - in this case the calculated critical energy from the experimental waveforms is equal to 6.9 J.

Another failure mechanism has been observed for the short circuit testing of the 1.2 kV/ 300 A SiC MOSFET. During the second round of tests, the short circuit energy was kept below the calculated critical one (E_{crit} = 6.9 J). Fig. 6 shows a single short-circuit event where the 1.2 kV/ 300 A SiC MOSFET fails within 1.9 µs at 800 V DC-link voltage. The device failed due to a short circuit between the gate and source terminals which could have been triggered by a high local temperature close to the gate oxide causing the increase of the gate leakage current. Gate oxide reliability issues in SiC MOSFETs have previously been pointed out in [4], [6], [13]. In contrast to Si MOSFETs, the higher electric field and thinner thickness of the SiC MOSFET gate oxide causes a large leakage current to flow from the gate to the source if not well-designed. This issue becomes more evident at higher drain-source voltages because the electric field deeper penetrates into the P-base.

![Graphical User Interface (GUI) developed in MATLAB® to perform the SCSOA characterization. A sample violation condition has been evidenced in the picture.](image-url)
Fig. 5. Short circuit thermal runaway failure of the 1.2 kV/ 300 A SiC MOSFET module within 3.2 μs at $V_{DS} = 600$ V and $T = 25^\circ$C : (a) measured waveforms, and (b) observed failure.

Fig. 6. Short circuit gate breakdown failure of the 1.2 kV/ 300 A SiC MOSFET module within 1.9 μs at $V_{DS} = 800$ V. A similar failure mechanism has been seen as the one observed in Fig. 5a, in which the device apparently turns off the short circuit current, but after 7 μs a thermal runaway failure occurs. Fig. 5b shows the burn-out of one of the SiC MOSFET chips due to the short circuit failure. Here, a large current tail is observed which progressively increases with the pulse length, confirming that a high drain leakage current is flowing inside the device. The calculated critical energy for the 1.2 kV/ 180 A DUT is 8.2 J. Additionally, the gradual reduction of the gate-source voltage is also observed, indicating that the second failure mechanism as mentioned before may be triggered.

The 1.2 kV/ 180 A SiC module featured higher robustness against short circuit conditions when compared with the 1.2 kV/ 300 A device. One may note that the 1.2 kV/ 180 A device offers lower drain saturation current, about 10 times of its nominal value, resulting in lower temperature stress handling during its operation. However, a good indicator to understand which device handles the higher temperature stress is the critical short circuit energy, where the 1.2 kV/ 300 A SiC MOSFET critical energy calculated from the experiments is 6.9 J and the 1.2 kV/ 180 A SiC MOSFET critical energy calculated from the experiments is 8.2 J.

IV. PROPOSED CRITERION FOR SHORT-CIRCUIT SAFE OPERATION AREA EVALUATION

The new proposed method gives a general guideline in order to characterize the Short-Circuit Safe Operation Area of SiC MOSFETs based on the monitoring of two parameters: (i) the short-circuit current, and (ii) the gate-source voltage. According to the experimental results, both parameters are good indicators for predicting short circuit failures in SiC MOSFETs and thus helping to avoid them. The steps of the proposed algorithm are shown in Fig. 8. Before starting the algorithm, the user sets two limit values, namely, the short-circuit current limit $I_{D,SOA}$, and the gate-source voltage limit $V_{G,SOA}$. The selection of these limits will be explained later based on the formulation of two short-circuit safety criteria: (i) short-circuit current-based criterion, and (ii) gate voltage-based criterion. The next step is to set the high voltage power supply to the operating voltage and the short-circuit pulse length (e.g., the starting pulse length could be set to 1 μs). It is worth to note that the proposed method requires a pass/fail evaluation after each test. To do that, the experimental short-circuit waveforms, i.e., the short-circuit current and gate-source voltage waveforms, are acquired by means of an oscilloscope and analyzed at the end of each test. There are two
pass/fail conditions which are compared between the acquired experimental waveforms and the predefined parameter limits set by the user. In case that one of the limits is violated, the drain-source voltage and the short-circuit pulse length is stored for producing the SC SOA of the DUT. On the other hand, the short-circuit experiments by increasing the short-circuit pulse length; for instance in steps of 100 ns. The detailed discussions on the procedure and its validation under various DC-link voltages are provided in the following section.

V. SHORT CIRCUIT SAFE OPERATION AREA ANALYSIS OF THE 1.2 kV SiC MOSFETs

To safely operate the device under SC events, two SC safety criteria have been adopted: a) the SC current-based criterion and b) the gate voltage-based criterion. These two criteria have been identified based on the previous experiments on SiC MOSFET power modules.

A. Short Circuit Current-Based Criterion

Based on short circuit failures related to thermal runaway instabilities, an original approach is developed, which relies on the negative dependence between the SC current and the junction temperature [20]. The idea is to define during the short circuit event a drain current level, which corresponds to the maximum allowable junction temperature that the device can withstand up to failure. For instance, in Fig. 5 the critical temperature value which leads to thermal runaway corresponds with a short circuit current of 3 kA. In order to avoid this type of failure, a new method is proposed consisting in applying a short circuit pulse no longer than the one needed to heat it up to the critical temperature. Since the junction temperature of the chip is difficult to measure, a minimum short circuit current level is defined ensuring lower short circuit energy dissipation - the 1.2 kV/300 A SiC MOSFET limit is selected to be 4 kA.

To validate that this approach could be implemented as a new method for short circuit protection in the future modern SiC gate drivers, several tests have been done for various DC-link voltages in which the short circuit pulse is not further increased if the short circuit current reaches the selected limit (e.g., 4 kA). Fig. 9a demonstrates that the device operates safely when the short circuit current-based criterion is applied at different DC-link voltages. The driving strategy of these devices becomes critical: it is shown that the higher the DC-link voltage, the shorter pulse length due to the large dissipated power. For instance, the gate driver must be designed to detect the short circuit condition and protect the device within 1.8 μs at 800 V.

One further verification of the short circuit current-based criterion is given by applying the proposed method to the 1.2 kV/180 A SiC MOSFET. As can be seen in Fig 7, the critical temperature value leading into thermal runaway corresponds to a short circuit current of 1 kA. For that reason, the maximum short circuit current level is selected to be 1.5 kA for the 1.2 kV/180 A device. Similarly as before, the DUT has been tested under different DC-link voltages without violating the short circuit current-based criterion. Fig. 9b shows the short-circuit robustness when the proposed approach is applied.

B. Gate Voltage-Based Criterion

Based on short circuit failures related to the degradation of the gate oxide, another approach is proposed based on the reduction of the gate voltage level during the short circuit event. The approach consists on defining a gate voltage level which corresponds with the maximum allowable gate leakage current that the device can withstand up to failure. For instance, in Fig 7 the final gate voltage value which leads to the gate destruction is about 19.4 V. In order to avoid this failure, a second method is proposed consisting in applying a short circuit pulse no longer than a selected gate voltage value.
C. Short-Circuit Safe Operation Area

In order to identify the operating conditions where the SiC device can survive under a short circuit event, two parameters are usually studied: the SC withstanding time, $t_{sc}$, and the critical SC energy, $E_{crit}$. Typically, $t_{sc}$ is around 10 $\mu$s at the maximum rated operating temperature, which may be a possible thread for SiC MOSFETs power modules since their SC robustness remains unknown. In this regard, this section will experimentally illustrate the SC capability of the two SiC MOSFET power modules. The SCSOA of the DUTs has been formulated based on two original short circuit criteria: (a) the short circuit current-based criterion, $I_{D,SOA}$, and (b) the gate voltage-based criterion, $V_{G,SOA}$. To that end, Fig. 11 shows the SCSOA of the two studied SiC MOSFET power modules as a function of the drain-source voltage and short circuit time.

- the 1.2 kV/ 300 A SiC MOSFET limit is selected to be 19.5 V.

The validation of the gate voltage-based criterion is demonstrated in Figs. 10a and 10b for the 1.2 kV/ 300 A SiC MOSFET and the 1.2 kV/ 180 A SiC MOSFET, respectively. Several tests have been done for various DC-link voltages in which the pulse length is not further increased if the gate voltage decreases below the selected limit (e.g., $V_{GS} = 19.5$ V for the first device and $V_{GS} = 19.4$ V for the second one). Fig. 10 reveals that the two devices survive if the gate voltage-based criterion is applied at different DC-link voltages. One important aspect is that when the DUTs are tested at low DC-link voltages, i.e., 200 V or 300 V, the gate voltage-based criterion is not met, instead the short circuit current-based criterion has firstly been met and longer short circuit times are not applied.

Fig. 8. Flowchart of the new proposed guideline for obtaining the Short-Circuit Safe Operation Area of SiC MOSFETs: $I_{D,SOA}$, the short-circuit current limit, and $V_{G,SOA}$, the gate-source voltage limit.
Fig. 10. Validation of the gate voltage-based criterion at different DC-link voltages: (a) the 1.2 kV/300 A SiC MOSFET in which the gate voltage limit is 19.5 V, and (b) the 1.2 kV/180 A SiC MOSFET in which the gate voltage limit is 19.4 V.

at room temperature. As it can be observed Fig. 11, the short circuit-current based criterion seems to be more restrictive than the gate voltage-based criterion, although at higher DC-link voltages, it is worth to note that the gate voltage-based criterion becomes more crucial. The more restrictive criterion will be selected as the final SCSOA as indicated with a dashed line in Fig. 11.

Furthermore, it is worth to point out that in order to take advantage of SiC MOSFET power modules benefits, more stringent requirements are needed in the design of gate driver fault protection circuits. For instance, if both modules are to be operated at 600 V bias voltage, the gate driver must be able to protect the device within 2 μs for the 1.2 kV/300 A DUT and within 5.8 μs for the 1.2 kV/180 A DUT as it is shown in Fig. 11. From these results, one may conclude that the short SC withstanding capability of SiC power module devices in this study is lower than the one of Si IGBT power modules. Nevertheless, the authors would like to emphasize that Si IGBTs do not always fulfill the typical SC withstanding time of 10 μs, as it is demonstrated in [21], [22]. For future activities, the new proposed guideline for the SCSOA evaluation of SiC MOSFETs could also be provided as a function of the operating junction temperature. It is worth to note that the proposed method relies on temperature-dependent indicators which could easily be applied for SCSOA characterization at different temperatures. Furthermore, prior studies have already pointed out a linear dependence of the SCSOA with the initial junction temperature [23], [24]. For this reason, the expected outcome would be a linear shift towards lower SCSOA with increasing temperature.

VI. CONCLUSION

In this study an investigation of the SCSOA of commercial 1.2 kV SiC MOSFET power modules is presented by looking at their characteristics, trying to understand potentials and possible limitations, and drawing initial conclusions on how such devices must be operated in order to ensure a good SC withstanding capability. Two failure mechanisms have been observed in this work, which are in agreement with the ones found in the literature for discrete SiC MOSFETs. The first one occurs on both gate and drain terminals due to the high drain leakage current in the off state as a consequence of the high energy dissipated during the short circuit event. A local fusion on the surface metallization of the device is observed when the module is opened. The second failure occurs in the gate side simultaneously with the destruction between drain and source during the short circuit turn-off. The main contributor is thought to be the high gate leakage current due to degradation of the material properties of the gate oxide, which are more crucial at high temperatures. Based on the observed short circuit failures, two SC criteria have been adopted in order to predict their robustness under short circuit conditions: a) the SC current-based criterion and b) the gate voltage-based criterion. A new guideline is proposed to define the SCSOA of the two studied SiC MOSFET power modules by applying
the two short-circuit safety criteria with the aim of providing some margin in order to avoid unnecessary failures for the typical SCSOA characterization.

REFERENCES


Paula Díaz Reigosa (S’14) was born in Gijon, Spain. She received the B.S. degree in industrial engineering with a specialization in electrical engineering from the University of Oviedo, Spain, in 2012, and the M.S. degree in power electronics and drives from Aalborg University, Denmark, in 2014. She is currently pursuing her Ph.D. degree in failure mechanisms for power semiconductor devices in Aalborg University Denmark. She was an intern master student in the Department of Wind Power Systems in Siemens, Aalborg, Denmark, from June to September 2013 and with the Department of Reliability of Power Electronics in Danfoss, Graasten, Denmark, from September 2013 to January 2014. She was a Visiting Scholar with ABB Switzerland Ltd Semiconductors, Lenzburg, Switzerland, in 2016. Her current research interests include the reliability of power devices including power device failures, development of non-destructive testing facilities for assessment of high power modules under extreme conditions and emerging power electronics applications.

Francesco Iannuzzo (M'04 - SM'12) received the M.Sc. degree in Electronic Engineering and the Ph.D. degree in Electronic and Information Engineering from the University of Naples, Italy, in 1997 and 2001, respectively. He is primarily specialized in power device modelling. From 2000 to 2006, he was a Researcher with the University of Cassino, Italy, where he became Associate Professor in 2006 and he is currently Associate Professor since 2012. In 2014 he got a contract as professor in Reliable Power Electronics at the Aalborg University, Denmark, where he is also part of CORPE (Center of Reliable Power Electronics). His research interests are in the field of reliability of power devices, including cosmic rays, power device failure modelling and testing of power modules up to MW-scale under extreme conditions, like overvoltage, overcurrent, overtemperature and short circuit. He is author or co-author of more than 120 publications on journals and international conferences and one patent. Besides publication activity, over the past years he has been invited for several technical seminars about reliability in first conferences as EPE, ECCE and APEC.
Haoze Luo (M’16) received the B.S. and M.S. degrees from the Department of Electrical Engineering, Hefei University of Technology, Hefei, China, in 2008 and 2011, respectively. He received the Ph.D. degree from Zhejiang University, Hangzhou, China in 2015. From January to April 2015, he was a visiting researcher at Newcastle University, Newcastle upon Tyne, U.K. He is currently working as a Postdoc at the Department of Energy Technology in Aalborg University, Denmark. His research interests include high-power converters and reliability of high-power modules.

Frede Blaabjerg (S’86 - M’88 - SM’97 - F’03) was with ABB-Scandia, Randers, Denmark, from 1987 to 1988. From 1988 to 1992, he was a Ph.D. Student with Aalborg University, Aalborg, Denmark. He became an Assistant Professor in 1992, Associate Professor in 1996, and Full Professor of power electronics and drives in 1998. His current research interests include power electronics and its applications such as in wind turbines, PV systems, reliability, harmonics and adjustable speed drives. He has received 17 IEEE Prize Paper Awards, the IEEE PELS Distinguished Service Award in 2009, the EPE-PEMC Council Award in 2010, the IEEE William E. Newell Power Electronics Award 2014 and the Villum Kann Rasmussen Research Award 2014. He was an Editor-in-Chief of the IEEE TRANSACTIONS ON POWER ELECTRONICS from 2006 to 2012. He is nominated in 2014 and 2015 by Thomson Reuters to be between the most 250 cited researchers in Engineering in the world.