Design and analysis of a transformerless STATCOM based on hybrid cascaded multilevel converter
Hu, Pengfei; Guerrero, Josep M.; He, Zhengxu

Published in:
International Journal of Electrical Power and Energy Systems

DOI (link to publication from Publisher):
10.1016/j.ijepes.2018.07.059

Publication date:
2019

Document Version
Early version, also known as pre-print

Link to publication from Aalborg University

Citation for published version (APA):

General rights
Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

- Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
- You may not further distribute the material or use it for any profit-making activity or commercial gain
- You may freely distribute the URL identifying the publication in the public portal

Take down policy
If you believe that this document breaches copyright please contact us at vbn@aub.aau.dk providing details, and we will remove access to the work immediately and investigate your claim.

Downloaded from vbn.aau.dk on: november 25, 2018
Declarations of interest: none.

Design and Analysis of a Transformerless STATCOM based on Hybrid Cascaded Multilevel Converter

Pengfei Hu1 (Corresponding Author), Josep M. Guerrero2, Zhengxu He3

1 School of Mechanical and Electrical Engineering, University of Electronic Science and Technology of China (UESTC), Chengdu 611731, China, pfhu@uestc.edu.cn

2 Department of Energy Technology, Aalborg University, Aalborg 9220, Denmark, joz@et.aau.dk

3 Sichuan energy Internet research institute, Tsinghua University, Chengdu 610213, China, hezhengxu@tsinghua-eiri.org

Abstract: This paper presents a new concept of Static Synchronous COMpensator (STATCOM) based on a Hybrid Cascaded Multilevel Converter (HCMC). The HCMC consists of a two-level voltage converter and a wave-shaping circuit formed by cascaded H-bridge Sub-Modules (SM). Firstly, the operation principle and overall control strategy of HCMC are presented. After that, some key parameters including size of capacitors, numbers of sub-modules are in-depth analyzed. And then, a thorough comparison between the proposed HCMC-based STATCOM and conventional cascaded H-bridge based STATCOM is made, which turns out that the proposed HCMC-based STATCOM requires less number, size and stored energy of capacitors and has less power loss. Finally, a 35kV/±50Mvar HCMC-based STATCOM simulation model is constructed in PSCAD/EMTDC software platform. The simulation results validate the feasibility of the proposed HCMC-based STATCOM and the correctness of the analysis.

Keywords: Hybrid Cascaded Multilevel Converter (HCMC), Static Synchronous COMpensator (STATCOM), sizing of capacitor, control strategy

1. INTRODUCTION

Static synchronous compensator (STATCOM) using voltage source converter is a flexible ac transmission system (FACTS) device for generating or absorbing reactive power. With reactive power compensation in power system, voltage regulation and maximum power transmission can be achieved [1] - [13].

Different kinds of STATCOMs have been tested and installed in many electrical networks during
the past few decades [1] - [5]. Many kinds of multilevel converters, such as 1) diode-clamped converter, 2) flying-capacitor converter, 3) cascaded H-bridge converter [7] - [13], modular multilevel converter (MMC) [14] – [17], alternate arm converter (AAC) [18] – [20], can be used as STATCOM. The multilevel structure provides redundancy and scalability. However, it requires a fairly large number of H-bridge sub-modules to reduce the harmonics and each sub-module requires a large DC capacitor.

This paper proposes a novel STATCOM based on hybrid cascaded multilevel converter (HCMC), which is a newly introduced voltage-source converter [21]. As shown in Fig.1, it has two key parts, i.e., the two-level converter and the wave-shaping circuit (WSC) containing cascaded H-bridge sub-modules. The two-level converter is arranged to operate at fundamental frequency with square-wave modulation, which reduces switching loss and simplifies dynamic voltage sharing along the series string of IGBTs [20]. The overall rating of the STATCOM is shared between the two-level converter and the wave-shaping circuit, with the result that fewer sub-modules are needed in the wave-shaping circuit in comparison with the cascaded H-bridge STATCOM. This is particularly beneficial in reducing the required number and rating of DC capacitors, which dominate the size and weight of the converters [21]. To achieve stable operation, the coordination and synchronization between the two-level converter and the wave-shaping circuit are required.

This paper focuses on the principle, control scheme of the proposed STATCOM and the sizing of the DC capacitors. The outline of this paper is organized as follows: The operation principle of the proposed STATCOM will be discussed in Section 2. Section 3 proposes a control scheme for this proposed STATCOM. Section 4 establishes the DC voltage ripple equations and the criterion for sizing the DC capacitors of the two-level converter and the wave-shaping circuit, respectively. Section 5 gives the comparison of the number of IGBTs and the number, size and stored energy of the DC capacitors between the proposed STATCOM and the cascaded H-bridge STATCOM. The feasibility of the HCMC-based STATCOM is verified by simulation results in Section 6. Section 7 concludes the paper.

2. PROPOSED STATCOM AND ITS OPERATION PRINCIPLE

2.1 Main Circuit Configuration

The three-phase main circuit configuration of the proposed STATCOM is illustrated in Fig.1. The WSC composed of the cascaded H-bridge sub-modules is placed on the AC side. Each arm of the two-level converter consists of series-connected IGBTs shown in Fig.1(a). Fig.1(b) illustrates the H-bridge structure, whose output voltage $U_{HB}$ has three states: 1) $+U_c$; 2) $-U_c$; and 3) 0. Here, $U_c$ is
the rated voltage of the capacitor. This means each sub-module has three states in normal operation:
1) positively inserted ($U_{HB} = U_c$); 2) negatively inserted ($U_{HB} = -U_c$); and 3) bypassed ($U_{HB} = 0$).

Fig.1. Main circuit configuration of proposed STATCOM. (a) IGBTs connected in series in the two-level converter. (b) H-bridge sub-module structure.

2.2 Operation Principle

The two-level converter is arranged to operate at fundamental frequency (50 Hz) by using square-wave modulation, producing a square wave at its AC terminal. The wave-shaping circuit constructs multilevel output voltage and compensates the difference between the output of the two-level converter and the desired (sinusoidal) voltage. It operates as a series active power filter to attenuate the voltage harmonics produced by the two-level converter. Thus, the output voltage of HCMC is almost purely sinusoidal, making a significant improvement compared to the traditional two-level converter.

Fig.2. Single phase equivalent circuit and reference voltage waveforms. (a) Single phase equivalent circuit of the system. (b) Reference voltage waveforms

Fig.2 illustrates the basic single-phase equivalent circuit and reference voltage waveforms of the
STATCOM, where $v_{sa}$ is the grid voltage of phase $a$, $u_{aN}$ is the output voltage of the two-level converter in phase $a$, and $L$ and $R$ are the total equivalent AC inductance and resistance. From Fig.2 (a), the basic characteristics of the STATCOM can be described as follows:

$$v_{sa}(t) = U_m \sin \omega t$$  \hspace{1cm} (1) \\
$$i_a(t) = I_m \sin(\omega t + \pi/2) = I_m \cos \omega t$$  \hspace{1cm} (2) \\
$$v_a(t) = u_{wa}(t) + u_{aN}(t)$$  \hspace{1cm} (3) \\
$$u_{aN}(t) = M_a U_{dc}$$  \hspace{1cm} (4) \\
$$u_{wa}(t) = \sum_{j=1}^{N} G_j U_{cj}$$  \hspace{1cm} (5)

where $U_m$ denotes the phase voltage amplitude, $v_a$ is the output voltage of the STATCOM of phase $a$, $I_m$ denotes the current amplitude, $M_a$ denotes the switching factor which is determined by the states of the switches in the two-level converter, $U_{dc}$ is the voltage of the DC capacitor of the two-level converter, $N$ is the number of H-bridge sub-modules per phase, $U_{cj}(j=1,2,\ldots,N)$ is the capacitor voltage of the $j$th H-bridge sub-module, and $G_j$ is the switching function corresponding to the three operation states of the $j$th H-bridge sub-module, i.e., positively inserted ($G_j=1$), negatively inserted ($G_j=-1$), and bypassed ($G_j=0$).

### 2.3 Analysis of $U_{dc}$ and $N$

When the number of the H-bridge sub-modules per phase $N$ and the rated voltage of the H-bridge capacitors $U_c$ are specified, the output voltage range of the cascaded H-bridge cells is determined as follow:

$$-NU_c \leq u_{wa}(t) \leq NU_c$$  \hspace{1cm} (6)

According to (1), (3) and (4), neglecting the voltage drop on the inductor, $u_{wa}$ can be obtained as

$$u_{wa}(t) = U_m \sin \omega t - M_a U_{dc}$$  \hspace{1cm} (7)

Then, substituting (7) into (6), equation (6) results in

$$-NU_c \leq U_m \sin \omega t - M_a U_{dc} \leq NU_c$$  \hspace{1cm} (8)

In (8), $U_m$ is determined by the reactive power $Q$ exchange between the STATCOM and the system. Therefore, if $U_{dc}$ and $N$ satisfy (8), the proposed STATCOM can operate stably. However, this may lead to high voltage of the two-level converter and many H-bridge sub-modules. To achieve low system cost and high performance of the proposed STATCOM, the values of $U_{dc}$ and $N$ need to be coordinated and optimized. In this paper, a method which can minimize the number of the H-bridge...
sub-modules is proposed.

Since three phases are identical under symmetrical conditions, phase $a$ is taken as an example and the following equations are given.

$$u_{aN} + u_{bN} + u_{cN} = 0$$  \hspace{1cm} (9)

The three-phase switching functions of the two-level converter are given by

$$S_a(\omega t) = \begin{cases} 1 & 0 \leq \omega t < \pi \\ 0 & \pi \leq \omega t < 2\pi \end{cases}$$  \hspace{1cm} (10-a)

$$S_b(\omega t) = \begin{cases} 1 & 2\pi/3 \leq \omega t < 5\pi/3 \\ 0 & 5\pi/3 \leq \omega t < 8\pi/3 \end{cases}$$  \hspace{1cm} (10-b)

$$S_c(\omega t) = \begin{cases} 1 & -2\pi/3 \leq \omega t < \pi/3 \\ 0 & \pi/3 \leq \omega t < 4\pi/3 \end{cases}$$  \hspace{1cm} (10-c)

where $S_a(\omega t)$, $S_b(\omega t)$ and $S_c(\omega t)$ denote the three-phase switching functions of the two-level converter, respectively. Therefore, output voltages of the two-level converter referring to $O$ can be calculated by

$$u_{ao}(\omega t) = S_a(\omega t)U_{dc} = \begin{cases} U_{dc} & 0 \leq \omega t < \pi \\ 0 & \pi \leq \omega t < 2\pi \end{cases}$$  \hspace{1cm} (11-a)

$$u_{bo}(\omega t) = S_b(\omega t)U_{dc} = \begin{cases} U_{dc} & 2\pi/3 \leq \omega t < 5\pi/3 \\ 0 & 5\pi/3 \leq \omega t < 8\pi/3 \end{cases}$$  \hspace{1cm} (11-b)

$$u_{co}(\omega t) = S_c(\omega t)U_{dc} = \begin{cases} U_{dc} & -2\pi/3 \leq \omega t < \pi/3 \\ 0 & \pi/3 \leq \omega t < 4\pi/3 \end{cases}$$  \hspace{1cm} (11-c)

Regarding a fundamental cycle ($0 \sim 2\pi$), summing (11-a) to (11-c) gives

$$u_{ao}(\omega t) + u_{bo}(\omega t) + u_{co}(\omega t) = \begin{cases} 2U_{dc} & 0 \leq \omega t < \pi/3 \\ U_{dc} & \pi/3 \leq \omega t < 2\pi/3 \\ 2U_{dc} & 2\pi/3 \leq \omega t < \pi \\ U_{dc} & \pi \leq \omega t < 4\pi/3 \\ 2U_{dc} & 4\pi/3 \leq \omega t < 5\pi/3 \\ U_{dc} & 5\pi/3 \leq \omega t < 2\pi \end{cases}$$  \hspace{1cm} (12)

Thus, $[(9) - (12)]/3$ gives

$$u_{oN}(\omega t) = \begin{cases} -2U_{dc}/3 & 0 \leq \omega t < \pi/3 \\ -U_{dc}/3 & \pi/3 \leq \omega t < 2\pi/3 \\ -2U_{dc}/3 & 2\pi/3 \leq \omega t < \pi \\ -U_{dc}/3 & \pi \leq \omega t < 4\pi/3 \\ -2U_{dc}/3 & 4\pi/3 \leq \omega t < 5\pi/3 \\ -U_{dc}/3 & 5\pi/3 \leq \omega t < 2\pi \end{cases}$$  \hspace{1cm} (13)

Then, adding (11-a) to (13) gives
According to (3), the voltage reference of WSC can be calculated by

\[ u_{wa}(\omega t) = U_m \sin(\omega t) - u_{abN}(\omega t) \]

To minimize the number of H-bridge in WSC, the maximum value of the voltage generated by WSC \( |u_{wa_{\text{max}}}| \) should be minimized. According to Fig.2 (b), the \( |u_{wa_{\text{max}}}| \) can only appear at point ①, ②, ③ and ④, whose corresponding phase angle are 0, \( \pi/3 \), \( \pi/3 \) and \( \pi/2 \), respectively. Thus, substituting these angles into (15) and combining (14) give

\[
\begin{align*}
|u_{wa_{\text{max}}}| &= \max \{|u_{wa1}|, |u_{wa2}|, |u_{wa3}|, |u_{wa4}|\} \\
\end{align*}
\]

(17)

Given a certain grid PCC, \( U_m \) is a constant. Divided by \( U_m \) and taken absolute value, (16) turns to

\[
\begin{align*}
|\eta_{uwa1}| &= \left| \frac{u_{wa1}}{U_m} \right| = \left| \frac{-\frac{1}{3} U_{dc}}{U_m} \right| \\
|\eta_{uwa2}| &= \left| \frac{u_{wa2}}{U_m} \right| = \left| \frac{\sqrt{3}}{2} \frac{-\frac{1}{3} U_{dc}}{U_m} \right| \\
|\eta_{uwa3}| &= \left| \frac{u_{wa3}}{U_m} \right| = \left| \frac{\sqrt{3}}{2} \frac{\frac{2}{3} U_{dc}}{U_m} \right| \\
|\eta_{uwa4}| &= \left| \frac{u_{wa4}}{U_m} \right| = \left| \frac{1}{3} \frac{2 U_{dc}}{U_m} \right| \\
\end{align*}
\]

(18)

where \( |\eta_{uwa}| \) denotes the absolute value of \( u_{wa} \) to \( U_m \) ratio. Thus, the maximum of (18) is expressed by

\[
|\eta_{uwa_{\text{max}}}| = \max \{|\eta_{uwa1}|, |\eta_{uwa2}|, |\eta_{uwa3}|, |\eta_{uwa4}|\}
\]

(19)

Four curves of (18) are plotted in Fig.3, which shows that the curve \( abcd \) is the \( |\eta_{uwa_{\text{max}}}| \). Hence, \( |\eta_{uwa_{\text{max}}}| \) reaches minimum at point c, where \( |\eta_{uwa1}| = |\eta_{uwa2}| \). Therefore, based on (16), the
minimum of $|u_{wa_{max}}|$ can be calculated as

$$|u_{wa_{max}}|_{\text{min}} = \frac{\sqrt{3}}{4} U_m$$  \hspace{1cm} (20)

when

$$U_{dc} = \frac{3\sqrt{3}}{4} U_m$$  \hspace{1cm} (21)

Hence, without considering the redundancy, the minimum value of $N$ is given by

$$N = \frac{|u_{wa_{max}}|_{\text{min}}}{U_c} = \frac{\sqrt{3} U_m}{4 U_c}$$  \hspace{1cm} (22)

![Fig.3 Dependence of $|\eta_{uwa1}|$, $|\eta_{uwa2}|$, $|\eta_{uwa3}|$ and $|\eta_{uwa4}|$ to $U_{dc}/U_m$](image)

2.4 Analysis of power sharing in WSC and two-level converter

Calculating the Fourier Series of $u_{aN}$ as

$$u_{aN} = \frac{2U_{dc}}{3n\pi} \sum_{n=1}^{\infty} \left[ \cos \frac{n\pi}{3} - \cos \frac{2n\pi}{3} + 1 - (-1)^n \right] \sin(n\omega t)$$  \hspace{1cm} (23)

Thus, the wave-shaping circuit can be expressed as

$$u_{wa} = U_m \sin(\omega t) - \frac{2U_{dc}}{3n\pi} \sum_{n=1}^{\infty} \left[ \cos \frac{n\pi}{3} - \cos \frac{2n\pi}{3} + 1 - (-1)^n \right] \sin(n\omega t)$$  \hspace{1cm} (24)

Since harmonic components contribute nothing to the reactive power, only the fundamental frequency component is considered.

$$u_{aN}^* = \frac{2U_{dc}}{\pi} \sin(\omega t) = 3\sqrt{3}U_m \sin(\omega t) = 0.827U_m \sin(\omega t)$$  \hspace{1cm} (25)
\[ u_{wa}^1 = \left(1 - \frac{3\sqrt{3}}{2\pi}\right) U_m \sin(\omega t) = 0.173 U_m \sin(\omega t) \]  

(26)

Hence, 82.7% reactive power is handled by the two-level converter, while 17.3% is handled by the wave-shaping circuit.

3. CONTROL SCHEME

To achieve stable operation, the coordination and synchronization between the two-level converter and the wave-shaping circuit are required. Fig.4 shows the overall control scheme of the proposed STATCOM, which is based on decoupling control shown in [22], which contains two parts, i.e., control of the two-level converter and control of the wave-shaping circuit.

Fig.4. Block diagram of the proposed STATCOM control system

3.1 Control of the Two-Level Converter

To achieve low switching frequency and low loss, square-wave modulation is adopted, which makes the two-level converter switch at fundamental frequency (50 Hz). The switch states of the two-level converter are closely related to the three-phase reference output voltages \( v_j^* (j= a, b, c) \), which are obtained by decoupling control illustrated in Fig.4. As shown in Fig.5, \( U_{S1} \) and \( U_{S4} \) are the switching functions of the switches \( S_1 \) and \( S_4 \) respectively. When the reference output voltage \( v_j^* > 0 \), the switch \( S_1 \) turns on, while the switch \( S_4 \) turns off. When the reference output voltage \( v_j^* < 0 \), the switch \( S_1 \) turns off, while the switch \( S_4 \) turns on. The switches in phase \( b \) and \( c \) are similar according to \( v_b^* \) and \( v_c^* \) respectively.
To maintain the DC capacitor voltages stable, a slight phase difference between the system voltage and the STATCOM output voltage is needed to supply a small amount of active power to the STATCOM to compensate the devices losses. The PI regulator is adopted to regulate the DC capacitor voltage of the two-level converter, as shown in Fig. 4(a).

3.2 Control of the Wave-Shaping Circuit

According to (3), the output voltages $u_{\text{off}}(j = a, b, c)$ of the wave-shaping circuit can be obtained as follows:

$$u_{\text{off}}(t) = v_j(t) - u_{JN}(t)$$  \hspace{1cm} (27)

According to (27), the reference output voltages $u^*_{\text{off}}(j = a, b, c)$ are determined by the reference output voltages $v^*_j (j = a, b, c)$ and the reference phase voltages $u^*_{JN} (j = a, b, c)$ of the two-level converter. When the switch signals of the two-level converter are obtained, the output line voltages of the two-level converter are determined by the converter itself, while the phase voltages of the two-level converter can be influenced by the output voltages of the wave-shaping circuit. Therefore, $u^*_{JN} (j = a, b, c)$ are obtained from the output line voltages:

$$u_{abN}^* - u_{bcN}^* = u_{ab}$$ \hspace{1cm} (28)

$$u_{bnN}^* - u_{cN}^* = u_{bc}$$ \hspace{1cm} (29)

$$u_{anN}^* + u_{bnN}^* + u_{cN}^* = 0$$ \hspace{1cm} (30)

where $u_{ab}, u_{bc}$ are the line voltages at the AC terminal of the two-level converter. According to (28) to (30), $u^*_{JN} (j = a, b, c)$ can be obtained as follows:
As shown in Fig.4(b), the reference output voltages $u_{wj}^* (j = a, b, c)$ of the wave-shaping circuit can be calculated by

$$u_{wj}^* = v_j^* - u_{jN}^* + \Delta u_{wj}$$

As shown in Fig.4(c), $\Delta u_{wj} (j = a, b, c)$ is expressed by

$$\Delta u_{wj} = k_{pj}j(U_c - U_{c_ave})$$

where $U_{c_ave}$ is the average voltage of DC capacitors of the three-phase H-bridge sub-modules, $U_{c_ave}$ can be expressed by

$$U_{c_ave} = \frac{1}{3N} \left( \sum_{j=1}^{N} U_{cj(a)} + \sum_{j=1}^{N} U_{cj(b)} + \sum_{j=1}^{N} U_{cj(c)} \right)$$

In (35), $\Delta u_{wj} (j = a, b, c)$ is used to regulate the DC capacitor voltages of the cascaded H-bridge sub-modules. The instantaneous power flowing through the wave-shaping circuit can be given by

$$\Delta P_j = \Delta u_{wj} * i_j = k_{pj}j^2 (U_c - U_{c_ave})$$

When $U_c > U_{c_ave}$, the real power $\Delta P_j (\Delta P > 0)$ is required to inject into the wave-shaping circuit to increase the DC capacitor voltages to the rating $U_c$; When $U_c < U_{c_ave}$, the wave-shaping circuit should deliver real power $\Delta P_j (\Delta P < 0)$ to the system and the DC capacitor voltages will reduce to the rating $U_c$. Thus, the DC capacitor voltages of the wave-shaping circuit can be maintained by the controllers in Fig.4(b) and Fig.4(c).

Additionally, due to many sub-modules in high-voltage applications, the nearest level modulation (NLM) [23] is adopted for the simplicity of the whole control system, shown as Fig. 6, where RSF voltage balancing algorithm is illustrated in [24].
4. SIZING OF THE DC CAPACITORS

DC capacitors comprise a large part of the total system cost and physical size of a STATCOM. Hence, optimal sizing of the DC capacitors is essential to reduce system cost, small physical size and high performance of the proposed STATCOM. In this section the DC voltage ripple equations and the criterion for sizing the DC capacitors of the two-level converter and the wave-shaping circuit are established respectively.

4.1 Sizing of DC Capacitor in the Two-Level Converter

\[ i_{dc} = \sum_{j=(a,b,c)} S_{jp} i_j \quad (38) \]

where

\[ S_{jp} = \begin{cases} 1 & v_j(t) \geq 0 \\ 0 & v_j(t) < 0 \end{cases} \quad (39) \]

According to (38) and (39), the waveform of \( i_{dc} \) is illustrated in Fig.7. The cycle of the DC current \( i_{dc} \) is \( \pi/3 \). Thus, \( i_{dc} \) can be described as follows in the first cycle

\[ i_{dc} = I_m \cos(\omega t + \pi/3) \quad \omega t \in [0, \pi/3] \quad (40) \]

The behavior of the DC capacitor of the two-level converter is described as

\[ C_d \frac{dU_{dc}}{dt} = i_{dc} \quad (41) \]

According to (40) and (41), it is clear that the DC output voltage \( U_{dc} \) includes a 6\(^{th}\) order harmonic component, as shown in Fig.7. It can be derived as follows in the first cycle
\[ U_{dc} = C_1 + \frac{I_m}{\omega C_d} \sin(\omega t + \pi/3) \quad \omega t \in [0, \pi/3] \]  
\text{(42)}

where \( C_1 \) is a constant. By solving (42), the DC capacitor peak-peak voltage ripple is obtained as

\[ \Delta U_{dc} = \left(1 - \frac{\sqrt{3}}{2}\right) \frac{I_m}{\omega C_d} \]
\text{(43)}

Once this ripple is specified, the size of the DC capacitor of the two-level converter can be calculated by

\[ C_d = \left(1 - \frac{\sqrt{3}}{2}\right) \frac{I_m}{\omega \Delta U_{dc}} \]
\text{(44)}

4.2 Sizing of DC Capacitors in the Wave-Shaping Circuit

The behavior of the DC capacitor in the H-bridge sub-module is expressed by

\[ C_h \frac{du_c}{dt} = sw_a \cdot i_a \]
\text{(45)}

where, \( C_h \) denotes the capacitance, \( u_c \) denotes the capacitor voltage, \( sw_a \) denotes the switching function. According to (7), (21) and (22), the switching function can be expressed by

\[ sw_a(t) = \frac{u_{wa}(t)}{N U_c} = \frac{4}{\sqrt{3}} \sin \omega t - 3M_a \]
\text{(46)}

Thus, (45) results in

\[ C_h \frac{du_c}{dt} = \left(\frac{4}{\sqrt{3}} \sin \omega t - 3M_a\right) \cdot I_m \cos \omega t \]
\[ = \frac{2}{\sqrt{3}} I_m \sin 2\omega t - 3M_a I_m \cos \omega t \]
\text{(47)}

The voltage \( u_{wa} \) produced by the wave-shaping circuit is symmetrical, so only the first half cycle is taken into account. Hence, \( M_a \) can be expressed by

\[ M_a = \begin{cases} 
\frac{1}{3} & \omega t \in [0, \pi/3] \\
\frac{2}{3} & \omega t \in [\pi/3, 2\pi/3] \\
\frac{1}{3} & \omega t \in [2\pi/3, \pi] 
\end{cases} \]
\text{(48)}

According to (47) and (48), the following results are obtained.
where \( C_2 \) is a constant. According to (49), the DC capacitor peak–peak voltage ripple of the H-bridge can be calculated by

\[
\Delta u_c = (\frac{3\sqrt{3}}{24} - 2) \frac{I_m}{\omega C_h}
\]

Once this ripple is specified, the size of the DC capacitor of the H-bridge can be calculated by

\[
C_h = (\frac{3\sqrt{3}}{24} - 2) \frac{I_m}{\omega \Delta u_c}
\]

5. COMPARISON OF THE PROPOSED STATCOM AND THE CASCADED H-BRIDGE STATCOM

The proposed STATCOM combines the features and advantages of both the cascaded H-bridge and two-level converters. To analyze the features of the proposed STATCOM, the number of IGBTs and H-bridge sub-modules, the number, size and stored energy of the DC capacitors, the DC-capacitor RMS current and power losses of the two STATCOMs are compared at the same voltage level and reactive power in this section. The capacitor is sized for a specified voltage ripple, typically 10% of the rated voltage. The rated voltage \( U_c \) (0.9 kV) of the H-bridge capacitors is also the rated voltage of IGBTs in the H-bridge sub-modules and the two-level converter.

5.1 Numbers of H-bridge Sub-Modules and IGBTs

Without redundant configuration, the number of the H-bridge sub-modules per phase of the cascaded H-bridge (CHB) STATCOM \( N_{CHB\_STAT} \) can be expressed by

\[
N_{CHB\_STAT} = \frac{U_m}{U_c}
\]

Thus, numbers of IGBTs and diodes in each phase of the CHB STATCOM both are \( 4U_m/U_c \), and the number of DC capacitors is \( U_m/U_c \).

According to (22) and (52), the ratio of the H-bridge sub-module number of the proposed STATCOM to that of the CHB STATCOM is derived as
The number of the IGBTs or diodes per phase in the proposed STATCOM \( N_{HMC\_STAT} \) is

\[
N_{HMC\_STAT} = 4N + 2 \frac{U_{dc}}{U_c} = 2.5\sqrt{3} \frac{U_m}{U_c}
\]  

Thus, the ratio of the number of IGBTs or diodes of the proposed STATCOM to the CHB STATCOM is derived as

\[
k_N = \frac{2.5\sqrt{3}}{4} = 1.08
\]  

According to (53) and (55), it can be seen that the number of H-bridge sub-modules of the proposed STATCOM is only 0.433 times that of the CHB STATCOM, while the number of the IGBTs or diodes reaches 1.08 times.

### 5.2 the Number, Size and Stored Energy of total Capacitors

As analyzed before, the number of DC capacitors per phase of the CHB STATCOM is \( \frac{U_m}{U_c} \), while there are only \( 0.433 \frac{U_m}{U_c} \) DC capacitors in the wave-shaping circuit and one DC capacitor in the two-level converter of the proposed STATCOM.

The stored energy of the DC capacitors of the proposed STATCOM can be calculated by

\[
W_{HMC\_STAT} = W_1 + W_2 = \frac{3}{2} NC_h U_c^2 + \frac{1}{2} C_d U_{dc}^2
\]  

where \( W_{HMC\_STAT} \), \( W_1 \) and \( W_2 \) denote the energy stored in the whole STATCOM, WSC and two-level converter, respectively.

Assume \( \Delta u_c = 0.1U_c \) and \( \Delta U_{dc} = 0.1U_{dc} \), substituting (21), (22), (44) and (51) into (56) gives

\[
W_{HMC\_STAT} = (1.54 + 0.87) \frac{U_m I_m}{\omega} = 2.41 \frac{U_m I_m}{\omega}
\]  

The size of the DC capacitors of the CHB STATCOM \( C_{h\_CHB} \) is derived in [13], which can be calculated by

\[
C_{h\_CHB} = \frac{I_m}{2\omega \Delta u_c}
\]  

According to (52) and (58), the stored energy of the DC capacitors in the CHB STATCOM can be expressed by

\[
W_{CHB\_STAT} = \frac{3}{2} N_{CHB\_STAT} C_{h\_CHB} U_c^2 = 7.5 \frac{U_m I_m}{\omega}
\]
According to (51) and (58), the ratio of the H-bridge sub-modules DC capacitor size of the proposed STATCOM to the CHB STATCOM is derived as

$$k_c = \frac{C_h}{C_{h\_CHB}} = 2\left(\frac{31\sqrt{3}}{24} - 2\right) = 0.474$$  \quad (60)

According to (57) and (59), the ratio of the DC capacitors stored energy of the proposed STATCOM to the cascaded H-bridge STATCOM is derived as

$$k_{sn} = \frac{W_{HCMC\_STAT}}{W_{CHB\_STAT}} = \frac{2.41}{7.5} = 0.321$$  \quad (61)

### 5.3 DC-Capacitor RMS Current

According to (40), the RMS current of the DC capacitor in the two-level converter can be obtained by

$$I_{dc} = \sqrt{\frac{1}{T} \int_0^T i_{dc}^2 dt} = I_m \sqrt{\frac{1}{2} - \frac{3\sqrt{3}}{4\pi}} = 0.294I_m$$  \quad (62)

According to (47), the current through the DC capacitors of the H-bridge sub-modules can be derived as

$$i_h = \frac{2}{\sqrt{3}} I_m \sin 2\omega t - 3M_d I_m \cos \omega t$$  \quad (63)

Thus, the RMS current of the DC capacitors of the H-bridge sub-modules can be derived as

$$I_h = \sqrt{\frac{1}{T} \int_0^T i_h^2 dt} = I_m \sqrt{\frac{5}{3} - \frac{11\sqrt{3}}{4\pi}} = 0.390I_m$$  \quad (64)

The current through the DC capacitors of the cascaded H-bridge STATCOM, derived in paper [13], can be calculated by

$$i_{h\_CHB} = \frac{1}{2} I_m \sin 2\omega t$$  \quad (65)

Hence, the RMS current of the DC capacitors of the CHB STATCOM can be calculated by

$$I_{h\_CHB} = \frac{1}{\sqrt{2}} I_m = 0.354I_m$$  \quad (66)

The ratio of the DC-capacitor RMS current of the H-bridge sub-modules of the proposed STATCOM to the cascaded H-bridge STATCOM is derived as
The CHB STATCOM and the HCMC STATCOM will be analyzed comprehensively in terms of power losses including conduction loss and switching loss. Because it is very complex to analytically calculate the switching frequency of nearest level modulation (NLM), loss simulations of Infineon IGBT module (FF600R17ME4) are performed to compare the two topologies. According to the datasheet of FF600R17ME4, the conduction voltage and switching loss curves can be represented by linear function and quadratic function, respectively.

\[
V_{t(d)} = V_{t(d)0} + R_{t(d)}i \quad (68)
\]

\[
E_{sw} = ai^2 + bi + c \quad (69)
\]

where \( V_{t(d)} \) denotes conduction voltage of IGBT and diode, respectively; \( V_{t(d)0} \) and \( R_{t(d)} \) represent corresponding coefficients; \( E_{sw} \) denotes the switching loss; \( a, b \) and \( c \) denote corresponding coefficients; \( i \) denotes current flowing through the component.

Therefore, the conduction losses can be expressed by

\[
E_{con} = V_{t(d)0} |i| + R_{t(d)}i^2 \quad (70)
\]

Under the junction temperature 125 °C condition, the coefficients of (69) and (70) are shown as the following tables based on the datasheet.

<table>
<thead>
<tr>
<th>Table I Coefficients of switching loss calculation</th>
</tr>
</thead>
<tbody>
<tr>
<td>( a )</td>
</tr>
<tr>
<td>IGBT switch on</td>
</tr>
<tr>
<td>IGBT switch off</td>
</tr>
<tr>
<td>Diode recovery</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Table II Coefficients of conduction loss calculation</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{t(d)0} / \text{V} )</td>
</tr>
<tr>
<td>IGBT</td>
</tr>
<tr>
<td>Diode</td>
</tr>
</tbody>
</table>

CHB and HCMC loss simulations are performed under the same operating conditions, i.e. connected to 35kV AC grid, generating 50Mvar reactive power, NLM method employed, rated voltage of H-bridge 0.9kV. Thus, it can be calculated that the HCMC consists of 15 H-bridges and 90 IGBTs, while the CHB consists 36 H-bridges in each phase. The simulation results are shown in Table III,
which can be seen that the total loss of CHB is a little larger than that of HCMC.

<table>
<thead>
<tr>
<th>Switching Loss</th>
<th>Conduction Loss</th>
<th>Total Loss</th>
</tr>
</thead>
<tbody>
<tr>
<td>CHB</td>
<td>55.65 kW</td>
<td>428.39 kW</td>
</tr>
<tr>
<td>HCMC</td>
<td>11.94 kW</td>
<td>453.21 kW</td>
</tr>
</tbody>
</table>

The overall comparison is illustrated in Table IV, where it can be concluded that compared to the CHB STATCOM, the proposed STATCOM in this paper has much less number, smaller size and less energy stored in DC capacitors, while a slightly more numbers of IGBTs and a little larger capacitor current RMS.

<table>
<thead>
<tr>
<th>Numbers of H-bridge SMs (capacitors)</th>
<th>CHB STATCOM</th>
<th>HCMC STATCOM</th>
</tr>
</thead>
<tbody>
<tr>
<td>Numbers of IGBTs and diodes</td>
<td>1</td>
<td>1.08</td>
</tr>
<tr>
<td>Size of capacitors in SMs</td>
<td>1</td>
<td>0.474</td>
</tr>
<tr>
<td>Energy stored in capacitors</td>
<td>1</td>
<td>0.321</td>
</tr>
<tr>
<td>Capacitor currents RMS</td>
<td>1</td>
<td>1.10</td>
</tr>
</tbody>
</table>

6. SIMULATION RESULTS

To verify the proposed topology and control strategy, a simulation of a ±50Mvar STATCOM connected to a 35kV grid is carried out on the time-domain simulation tool PSCAD/EMTDC. The number of H-bridge sub-modules per phase is set to be 15 while the rated voltage of each H-bridge sub-module is 900V. The main circuit parameters and controller parameters are listed in Table V and Table VI, respectively.

<table>
<thead>
<tr>
<th>Items</th>
<th>Symbols</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>AC system line-line voltage</td>
<td>$V_s$</td>
<td>35kV</td>
</tr>
<tr>
<td>Rated reactive power</td>
<td>$Q$</td>
<td>±50Mvar</td>
</tr>
<tr>
<td>Rated frequency</td>
<td>$f$</td>
<td>50Hz</td>
</tr>
<tr>
<td>AC inductor</td>
<td>$L$</td>
<td>4.8mH</td>
</tr>
<tr>
<td>Two-level DC link voltage</td>
<td>$U_{dc}$</td>
<td>±39.4kV</td>
</tr>
<tr>
<td>Two-level DC capacitor peak-peak ripple</td>
<td>$\Delta U_{dc}$</td>
<td>3.94kV</td>
</tr>
</tbody>
</table>
Two-level DC link capacitance & $C_d$ & 126$\mu$F \\
H-bridge DC link voltage & $U_c$ & 900V \\
H-bridge DC capacitor peak-peak ripple & $\Delta u_c$ & 90V \\
H-bridge DC link capacitance & $C_h$ & 9783$\mu$F \\
Sub-module number of per WSC & $N$ & 15 \\

<table>
<thead>
<tr>
<th>Control parameters for simulation</th>
<th>P11</th>
<th>P12</th>
<th>P13</th>
<th>K</th>
</tr>
</thead>
<tbody>
<tr>
<td>$K_p$</td>
<td>0.1</td>
<td>4</td>
<td>4</td>
<td>20</td>
</tr>
<tr>
<td>$K_i$</td>
<td>100</td>
<td>0.01</td>
<td>0.01</td>
<td>/</td>
</tr>
</tbody>
</table>

6.1 Performance of Steady-State Operation

Fig.8 shows the steady operation characteristics: the three-phase AC output voltages of the STATCOM [Fig.8(a)], the three-phase AC system currents [Fig.8(b)], multilevel voltage generated by the wave-shaping circuit in phase $a$ [Fig.8(c)] and phase voltage generated by the two-level converter in phase $a$ [Fig.8(d)]. In the steady state, the STATCOM supplies 50 Mvar reactive power to the system. The fast Fourier transform (FFT) analysis results demonstrate that the system has good voltage quality and current quality, with low total harmonic distortion (THD) (i.e., 1% for AC voltages and 1.89% for AC currents.

Fig.9 shows the voltage ripple of the DC capacitors of the proposed STATCOM. It can be seen from Fig.9(a) that the voltage of DC capacitor in the two-level converter has 6$^{th}$ harmonic order component and the peak–peak voltage ripple is almost close to the theoretical value 3.94 kV. Fig.9(b) illustrates the peak–peak voltage ripple of DC capacitors of the H-bridge sub-modules, which is about 90 V. Fig.9(a) and Fig.9(b) prove the correctness of the calculation method of sizing of DC capacitors.

Fig.10 illustrates the trigger pulses of the IGBTs in both the WSC and the two-level converter. The switching frequency of the IGBTs in the WSC is more or less 300Hz (see Fig.10(a)), while the switching frequency of the IGBTs in the two-level converter is 50Hz (see Fig.10(b)) as analyzed before.
(a) Three-phase output voltage waveforms of the STATCOM

(b) Three-phase system current waveforms

(c) Multilevel voltage waveform generated by the wave-shaping circuit in phase $a$
(d) Voltage waveform generated by the two-level converter in phase $a$

Fig. 8. Steady-state operation performance of the STATCOM.

(a) Voltage variation of DC capacitor in the two-level converter

(b) Voltage variation of DC capacitors of the H-bridge sub-modules

Fig. 9. Waveforms demonstrating the variation of DC capacitors voltage.
6.2 Dynamic Response to Reactive Power Demand

Fig. 11 illustrates the dynamic behavior during changes of the reactive power command. The reactive power reference steps from 50 Mvar to -50 Mvar at 0.5 s. It is observed from this figure that the actual reactive power can track the command reference very well (see Fig. 11(a)]. This simulation result demonstrates the extremely fast dynamic response of the proposed STATCOM. Fig. 11(b) shows the output voltage of STATCOM in phase a. It can be seen that the magnitude of the output voltage becomes smaller after 0.5 s for the reactive power change. As depicted in Fig. 11(c), the system current leads the system voltage by 90° before 0.5 s and the system current lags the system voltage by 90° after 0.5 s. Fig. 11(d) illustrates the decrease of voltage generated by the wave-shaping circuit in phase a due to the decrease of the output voltage.
(a) Reactive power

(b) Response of the output voltage of STATCOM in phase $a$

(c) Response of system current in phase $a$
7. CONCLUSION

A new type of STATCOM based on hybrid cascaded multilevel converter has been proposed in this paper. The main circuit of this STATCOM is composed of several identical H-bridge sub-modules which are placed on the AC side of the two-level converter. This topology of STATCOM combines the features and advantages of both the cascaded H-bridge and two-level converters. It reduces switching loss and simplifies dynamic voltage sharing along the series string of IGBTs in the two-level converter. And compared with the cascaded H-bridge STATCOM, fewer H-bridge sub-modules are needed, reducing the required number and rating of DC capacitors.

To achieve the coordination and synchronization between the two-level converter and the wave-shaping circuit, a control scheme is proposed. The DC capacitor voltage ripple is theoretically analyzed and the criterion for sizing of DC capacitors is established. Comparison of numbers of IGBTs and H-bridge sub-modules, the number, size and stored energy of the DC capacitors and the DC-capacitor RMS current between the proposed STATCOM and the cascaded H-bridge STATCOM is analyzed. Simulations of the proposed STATCOM are carried out in PSCAD/EMTDC, verifying the correctness of the theoretical analysis.

REFERENCES


