Aalborg Universitet



### Fundamental Circuit Topology of Duo-Active-Neutral-Point-Clamped, Duo-Neutral-Point-Clamped, and Duo-Neutral-Point-Piloted Multilevel Converters

Dargahi, Vahid; Abarzadeh, Mostafa; Corzine, Keith A.; Enslin, Johan H.; Sadigh, Arash Khoshkbar; Rodriguez, Jose; Blaabjerg, Frede; Magsood, Atif

Published in: IEEE Journal of Emerging and Selected Topics in Power Electronics

DOI (link to publication from Publisher): 10.1109/JESTPE.2018.2859313

Publication date: 2019

Document Version Accepted author manuscript, peer reviewed version

Link to publication from Aalborg University

Citation for published version (APA):

Dargahi, V., Abarzadeh, M., Corzine, K. A., Enslin, J. H., Sadigh, A. K., Rodriguez, J., Blaabjerg, F., & Maqsood, A. (2019). Fundamental Circuit Topology of Duo-Active-Neutral-Point-Clamped, Duo-Neutral-Point-Clamped, and Duo-Neutral-Point-Piloted Multilevel Converters. *IEEE Journal of Emerging and Selected Topics in Power* Electronics, 7(2), 1224-1242, Article 8418843, https://doi.org/10.1109/JESTPE.2018.2859313

### **General rights**

Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

- Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
  You may not further distribute the material or use it for any profit-making activity or commercial gain
  You may freely distribute the URL identifying the publication in the public portal -

### Take down policy

If you believe that this document breaches copyright please contact us at vbn@aub.aau.dk providing details, and we will remove access to the work immediately and investigate your claim.

# Fundamental Circuit Topology of Duo-Active-Neutral-Point-Clamped, Duo-Neutral-Point-Clamped, and Duo-Neutral-Point-Piloted Multilevel Converters

Vahid Dargahi, Student Member, IEEE<sup>1</sup>, Mostafa Abarzadeh, Member, IEEE<sup>2</sup>, Keith A. Corzine, Senior Member, IEEE<sup>3</sup>, Johan H. Enslin, Fellow, IEEE<sup>1,4</sup>, Arash Khoshkbar Sadigh, Member, IEEE<sup>5</sup>, Jose Rodriguez, Fellow, IEEE<sup>6</sup>, Frede Blaabjerg, Fellow, IEEE<sup>7</sup>, Atif Maqsood, Student Member, IEEE<sup>8</sup>, and Kamal Al-Haddad, Fellow, IEEE<sup>9</sup>

<sup>1</sup>Electrical Engineering Department, Jack Baskin School of Engineering, University of California, Santa Cruz, CA 95064, USA

<sup>2</sup>Department of Electrical Engineering, École de Technologie Supérieure (ÉTS), University of Quebec, Montreal, QC H3C1K3, Canada

<sup>3</sup>Electrical Engineering Department, Jack Baskin School of Engineering, University of California, Santa Cruz, CA 95064, USA

<sup>4</sup>Zucker Family Graduate Education Center, Clemson University Restoration Institute, North Charleston, SC 29405, USA <sup>5</sup>Department of Electrical Engineering, Pennsylvania State University, State College, PA 16801, USA

<sup>6</sup>Faculty of Engineering, Universidad Andres Bello, Santiago, Chile

<sup>7</sup>Department of Energy Technology, Aalborg University, Aalborg 9220, Denmark

<sup>8</sup>Electrical Engineering Department, Jack Baskin School of Engineering, University of California, Santa Cruz, CA 95064, USA

<sup>9</sup>Department of Electrical Engineering, École de Technologie Supérieure (ÉTS), University of Quebec, Montreal, QC H3C1K3, Canada

## Abstract

Multilevel voltage-source converters are well-suited for power conversion applications demanding higher power density, reliability, efficiency, and power quality. An unremitting and persistent research for developing advanced multilevel converter topologies with improved characteristics, performance, modulation techniques, and control methods continues. This paper proposes duo-neutralpoint-clamped (D-NPC), duo-active-neutral-point-clamped attention from academia and industry since their emer-(D-ANPC), and duo-neutral-point-piloted (D-NPP) multilevel voltage-sourced converter topologies. The D-NPC, D-ANPC, and D-NPP converters phase-leg is realized by adding low-frequency semiconductor power switches to their structures. This results in a substantial reduction in the number of the high-frequency pulse-widthmodulation (PWM) insulated-gate bipolar transistors (IG-BTs) and clamping passive devices including diodes as well as flying-capacitors (FCs). Moreover, a drastic abatement in the total voltage rating and total stored energy of the FCs within the D-ANPC topology is achieved compared to the classic ANPC configuration. The experimental results are provided for D-NPC, D-ANPC, and D-NPP converters to validate the feasibility of their topology and modulation method for control of the mul-

tilevel converters.

Index Terms- D-ANPC converter, D-NPC converter, D-NPP converter, Diode abatement, FC energy reduction, FC voltage decrease, IGBT abatement.

#### 1 Introduction

Multilevel converters have been the focus of an intense gence in 1980s, and have made their way into mediumvoltage (MV) energy management and power conversion market [1]. Researchers across the globe are making great efforts to improve the topology and enhance the performance of these configurations [2]. Multilevel voltage-source topologies comprising of low-voltage (LV)/MV semiconductor power switches such as the LV/MV-insulatedgate bipolar transistors (MV-IGBTs) are considered as competitive solutions for the MV high-power (MV-HP) energy conversion market, compared to their alternative two-level counterparts based on the developing technology of the high-voltage (HV)-IGBTs, the integrated gate-commutated thyristors (IGCTs), or the gate turnoff thyristor (GTOs) [3]. The main converter topologies which have been commercialized by major manufactur-

ers are the neutral-point-clamped (NPC) converters, the cascaded multicell (CM) converters, the flying-capacitor (FC) multicell (FCM) converters, and the modular multilevel converters (MMCs) [4-8].

In 1979, A. Nabae, I. Takahashi, and H. Akagi invented the first pulse-width-modulation (PWM) NPC converter to drive a three-phase 200 V 2.2 kW 60 Hz squirrel-cage induction motor [9]. The three-level NPC configuration has now become an accepted and standard topology in industry for adjustable-speed drive (ASD) applications. For instance, the GE Power Conversion's MV-7000 ASD series are realized based on the three-level NPC topology, and provide a wide power range from 3 up to 101 MVA at output voltage from 3.3 kV up to 10 kV employing the IGCT or MV/HV-IGBT technology. The multiple clamping points, voltage imbalance, asymmetrical power loss distribution among semiconductor devices, and unmodular clamping diodes have restricted the NPC topology to the three-level configuration [10]. Complementing the passive neutral-point (NP) diodes by adding antiparallel active switches such as IGBTs, IGCTs, and GTOs provide a controllable path for neutral-point current to flow and overcomes the drawback of the uneven power loss distribution among semiconductor devices. The resultant topology is referred to as the active-neutral-pointclamped (ANPC) converter [11–13]. The PCS 8000 ASD series manufactured by ABB generates voltages from 6 kV up to 220 kV with a wide power range from 6 up to 100 MVA utilizing IGCT technology [1].

In 1977, J. Holtz invented a converter topology for HV and high-frequency applications which was built and tested multilevel converters. Thus, the optimization of the conusing Thyristors for its phase-leg [14]. Later in 2009, this topology was named as the neutral-point-piloted (NPP) converter that is a suitable configuration for ASD applications [15]. The NPP converter uses bidirectional IG-BTs to connect the phase output to the dc-link midpoint (*i.e.* NP) to generate the additional zero voltage-level and control the NP current. This topology is also referred to as the transistor-clamped converter (TCC) [4, 16] or the T-Type topology [17–21]. The NPP converter requires a HV-IGBTs or series connected MV-IGBTs for its upper and lower switches compared to its intermediate MV-IGBT switches. This impedes the topology's extension to higher voltage-levels and limits the converter structure to the three-level configuration.

The FC-based multilevel converter family including the FCM and stacked multicell (SM) converters were invented in 1990s by T. Meynard and H. Foch [22, 23]. The FCM and SM converter topologies employ imbricated cells comprising IGBTs and FCs in the form of a tandem/ladder or stack arrangements to realize the converter's phase- $\log [24]$ . The redundant switching states are used in the FCM converters to achieve the proper voltage balance across FCs and clamp the voltage across the MV-IGBTs. The proper switching states for this multilevel topol-

ogy provides a correct commutation between adjacent cells to chop the dc-link voltage employing semiconductor devices and FCs. This makes it possible to regulate the FC voltages and synthesize different voltage-levels at the output nodes of the FCM converters without a need for an NP. The FCs might impose some practical limitations such as the excessive cost and accommodation space on the FCM converters. The FCM converters made their first appearance in MV-ASD market through ALSPA VDM6000 drive series by ALSTOM in the mid 1990's. The 3.3 kV 4.6 MVA ASD was built using a threecell four-level IGBT-based FCM converter for pumps and train traction applications [25].

The extension of the three-level ANPC topology which is realized by combination of the NPC and FCM converters forms a new multilevel configuration which is referred to as the FC-based ANPC topology [26–28]. The FC-based ANPC converter is a promising multilevel topology for ASD applications which benefits from the robustness of the NPC along with the flexibility of the FCM converters [29, 30]. For example, ABB's ACS-2000 drive series employs the five-level FC-based ANPC converters at the heart of the ASD to generate the 4 kV, 4.16 kV, 6 kV, and 6.9 kV output voltages within a power range up to 3 MVA. Some new FC-based ANPC converter topologies are reported in [31, 32]. Improved modulation techniques for control of the ANPC converters to achieve a better performance have been implemented in [33–40]. In general, the stored energy, number, voltage and current ratings of the FCs are the limiting factors for FC-based verter topology from the FCs point of view by reducing their voltage rating, stored energy, number, and modularization is of utmost importance. This brings the power converter and overall system's costs down and makes converter more practical for industrial and ASD applications.

Therefore, this paper proposes three topologies of duoneutral-point-clamped (D-NPC), duo-active-neutral-pointclamped (D-ANPC), and duo-neutral-point-piloted (D-NPP) converters. The substantial reduction in the number of the HF-PWM MV-IGBTs, clamping diodes, and FCs, as well as a drastic abatement in the total voltage rating and total stored energy of the FCs are the most noteworthy advantages that these topologies offer over their classic counterparts. The circuit configurations and modulation techniques are verified through the experimental results which have been provided for all three D-ANPC, D-NPC, and D-NPP topologies.

#### 2 **Proposed Topologies**

### 2.1ANPC) Converter

The proposed D-ANPC converter's phase-leg is realized by adding the LF HV-IGBTs to the topology of a classic ANPC inverter. This results in a 50% reduction in the number of the HF MV-IGBTs and FCs [33]. To demonstrate the offered advantages, the 17-level classic FC-based topologies including the FCM, SM, and ANPC converters and the proposed 17-level D-ANPC converters are illustrated in Figs. 1-4 to provide a detailed topological comparison in the case of generating a 17-level 16 p.u. peak-to-peak voltage at the converters output nodes.

To generate a 17-level single-phase voltage with a peak-to-peak value of 16 p.u, the FCM converter would require a 16 p.u. DC-bus voltage, 16 HF-switching-cells, 32 HF MV-IGBTs with 1 p.u. voltage rating, 15 FCs with voltage ratings ranging from 1 p.u. to 15 p.u., and two DC-bus capacitors with voltage ratings of 8 p.u.. Thus, the total voltage rating and stored energy of the all DC-capacitors would be 136 p.u. and 684C J, respectively. The SM converter would require a 16 p.u. DC-bus voltage, 16 HF-switching-cells, 16 HF MV-IGBTs with 1 p.u. voltage rating, 16 HF MV-IGBTs with 2 p.u. voltage rating, two set of FCs wherein each set comprises 7 FCs with voltage ratings ranging from 1 p.u. to 7 p.u., and two DC-bus capacitors with voltage ratings of 8 p.u.. Therefore, the total voltage rating and stored energy of the all DC-capacitors would be 72 p.u. and 204C J, respectively. The ANPC converter would require a 16 p.u. DC-bus voltage, 8 HF-switching-cells, 16 HF MV-IGBTs with 1 p.u. voltage rating, 4 LF HV-IGBTs with 8 p.u. voltage rating, 7 FCs with voltage ratings ranging from 1 p.u. to 7 p.u., and two DC-bus capacitors with voltage ratings of 8 p.u.. So, the total voltage rating and stored energy of the all DC-capacitors would be 44 p.u. and 134C J, respectively. The D-ANPC converter would require a 8 p.u. DC-bus voltage, 4 HF-switching-cells, 8 HF MV-IGBTs with 1 p.u. voltage rating, 4 LF HV-IGBTs with 4 p.u. voltage rating, 2 LF HV-IGBTs with 8 p.u. voltage rating, 3 FCs with voltage ratings ranging from 1 p.u. to 3 p.u., and two DC-bus capacitors with voltage ratings of 4 p.u.. Therefore, the total voltage rating and stored energy of the all DC-capacitors would be 14 p.u. and 23C J, respectively.

Thus, the DC-capacitors' total voltage rating and stored energy in the 17-level D-ANPC converter are 10.2941% and 3.3626% of those values in the 17-level FCM converter, respectively. Accordingly, the DC-capacitors' total voltage rating and stored energy in the 17-level D-ANPC converter are 19.4444% and 11.2745% of those values in the 17-level SM converter, respectively. Ultimately, the DC-capacitors' total voltage rating and stored

energy in the 17-level D-ANPC converter are 31.8182% and 17.1642% of those values in the 17-level ANPC con-Duo-Active-Neutral-Point-Clamped (Derter, respectively. It is worth pointing out that for sufficiently large number of voltage levels, these ratios tend to converge to the 6.25% and 1.5625%, respectively as compared to the FCM, 12.5% and 6.25%, respectively as compared to the SM, 25% and 12.5%, respectively as compared to the ANPC converter. This comparison is illustrated in Table. I for 17-level 16 p.u. peak-to-peak case. The same comparison is conducted for generalized cases and the results are depicted in Figs. 5-6 for voltage-levels from 5 up to 69. Therefore, the substantial reduction in number of the HF MV-IGBTs by 50% in comparison with classic ANPC converter, along with a drastic decrease in the total voltage rating and stored energy of the capacitors are the major advantages offered by the proposed D-ANPC topology over the FC-based multilevel converters. The derived equations for calculation of the total voltage ratings  $(\mathcal{V}(n))$  and the stored energy  $(\mathcal{E}(n))$  of the DC-link capacitors and FCs in the FCM, SM, ANPC, and the D-ANPC converters are given in the Appendix.

#### 2.1.1**Proposed Modulation Technique**

The proposed control technique employs phase-shifted carrier PWM (PSC-PWM) strategy wherein the triangular carriers are interleaved, phase shifted by  $\frac{2\pi}{n}$ , to achieve superior harmonic characteristics. The sinusoidal reference waveform  $(\Psi(t))$  is represented in Eq. 1. The proposed switching technique is divided into two cases. The modulation index for the first case is considered  $0.5~\leq~M~\leq~1$  while it is assumed  $0~\leq~M~<~0.5$  in the second case. In the proposed control method, the PSC-PWM carriers band falls between 0.5 and 1,  $(0.5 \leq$  $\Omega(t) \leq 1$  and  $(0.5 \leq \kappa_i(t) \leq 1)$ , as it is expressed in Eqs. 2-3. The intersection angle of the sinusoidal reference waveform with the constant value of d(t) = 0.5is determined through Eq. 4. Using the zero-crossing angle of the  $\Psi(t)$  and the intersection angle of  $\vartheta$ , four pulses of  $\Gamma(t)$ ,  $\gamma_1(t)$ ,  $\gamma_2(t)$ , and  $\gamma_3(t)$  are generated to be added to the  $\Psi(t)$  to form a reference waveform which is bounded between 0.5 and 1 for PWM comparison with  $\kappa_i(t)$  carriers. This bounded reference waveform is called  $\chi(t)$  and is represented in Eq. 9. The  $\chi(t)$  derivation method is illustrated in Fig. 7 for the first case wherein M = 1 and  $\vartheta = \frac{\pi}{6}$ . The LF HV-IGBT of  $S_T$  is modulated using  $\Gamma(t)$ , the LF HV-IGBT of  $S_J$  is controlled using PWM comparison of  $(\Psi(t) + \Gamma(t))$  and a constant value of d(t) = 0.5, and the HF MV-IGBTs of  $S_{(n-i+1)}$ are switched ON and OFF through the PWM comparison of  $\chi(t)$  and the carrier of  $\kappa_i(t)$ . This is expressed in Eqs. 10-12 and illustrated in Fig. 8 for the first case wherein M = 1 and  $\vartheta = \frac{\pi}{6}$ . It is worth pointing out that

This article has been accepted for publication in a future issue of this journal, but has not been fully edited. Content may change prior to final publication. Citation information: DOI 10.1109/JESTPE.2018.2859313, IEEE Journal of Emerging and Selected Topics in Power Electronics



Figure 1: A 16-cell 17-level 16 p.u. peak-to-peak FCM converter.



Figure 2: A 16-cell 17-level 16 p.u. peak-to-peak SM converter.



Figure 3: An 8-cell 17-level 16 p.u. peak-to-peak ANPC converter.



Figure 4: A 4-cell 17-level 16 p.u. peak-to-peak proposed D-ANPC converter.



Figure 5: Capacitors total stored energy and voltage rating comparison in FCM, SM, ANPC, and D-ANPC converters [33].



Figure 6: Capacitors total stored energy and voltage rating comparison in ANPC and D-ANPC converters [33].

Table 1: Comparison among the conventional multilevel topologies and the proposed D-ANPC converter for generating an identical output voltage (i.e., 17-level, 16 p.u. peak-to-peak.)

| Type of<br>multilevel<br>converter | No.<br>of<br>cells | No. of HF switches $(\alpha)$ | No. of LF switches $(\beta)$ | No. of<br>DC<br>capacitors<br>(DC link<br>and FCs) | Voltage<br>rating<br>of HF<br>switches<br>$(p.u)(\gamma)$ | Voltage<br>rating<br>of LF<br>switches<br>$(p.u)(\lambda)$ | Voltage<br>rating<br>of DC<br>sources<br>(p.u) | Voltage<br>rating of<br>capacitors<br>(DC link<br>and FCs)<br>(p.u)                 | No. of<br>HF<br>modular<br>switches<br>$(\alpha \times \gamma)$ | No. of<br>LF<br>modular<br>switches<br>$(\beta \times \lambda)$ |
|------------------------------------|--------------------|-------------------------------|------------------------------|----------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|
| FCM                                | 16                 | 32                            | 0                            | 17                                                 | 1                                                         | 0                                                          | 16                                             | First type:<br>1 to 15 p.u.<br>Second type:<br>Two 8 p.u.:<br>$(2 \times 8 p.u.)$   | 32                                                              | 0                                                               |
| SM                                 | 2×8                | 32                            | 0                            | 16                                                 | 16 switches:<br>are 1 p.u.<br>16 switches:<br>are 2 p.u.  | 0                                                          | 16                                             | Two series:<br>1 to 8 p.u.                                                          | 48                                                              | 0                                                               |
| ANPC                               | 8                  | 16                            | 4                            | 9                                                  | 1                                                         | 8                                                          | 16                                             | First Type:<br>1 to 7 p.u.<br>Second type:<br>Two 8 p.u.:<br>$(2 \times 8 p.u.)$    | 16                                                              | 32                                                              |
| D-ANPC                             | 4                  | 8                             | 6                            | 5                                                  | 1                                                         | 4 switches:<br>are 4 p.u.<br>2 switches:<br>are 8 p.u.     | 8                                              | First Type:<br>1 to 3<br>Second type:<br>Two 4 p.u.:<br>$(2 \times 4 \text{ p.u.})$ | 8                                                               | 32                                                              |

M is the modulation index,  $f_r$  is the reference frequency,  $f_c$  and  $T_c$  are the triangular carrier waveform frequency  $(f_{sw})$  and period, respectively, and  $E_c$  is the carrier amplitude. Moreover,  $\omega_r = 2\pi f_r$ ,  $\omega_c = 2\pi f_c$ ,  $f_c = 1/T_c$ , i = 1, 2, 3, ..., n, and  $q \in \mathbb{Z}^+$ .  $\alpha_i(t)$  is the control pulse for  $S_{(n-i+1)}$  within  $(n-i+1)^{th}$ -HF cells of the D-ANPC converter.

$$\Psi(t) = M \sin(\omega_r t + \varphi) \qquad -\varphi \le \omega_r t < 2\pi - \varphi$$
(1)

$$\Omega(t) = \begin{cases} (2E_c - 1) \times \\ \left(\frac{t}{T_c} - q\right) + 0.5 \qquad qT_c \le t \le qT_c + \frac{T_c}{2} \end{cases}$$

$$\begin{pmatrix} -(2E_c-1) \times \\ \left(\frac{t}{T_c}-q-1\right)+0.5 \quad qT_c+\frac{T_c}{2} \le t \le (q+1)T_c \end{pmatrix}$$

$$\kappa_i(t) = \Omega\left(t + \frac{(i-1)T_c}{n}\right) \tag{2}$$

$$\vartheta = \sin^{-1}\left(\frac{1}{2M}\right) \qquad 0.5 \le M \le 1 \tag{3}$$

$$\Gamma(t) = \begin{cases} 0 & -\varphi \le \omega_r t < \pi - \varphi \\ 1 & \pi - \varphi \le \omega_r t < 2\pi - \varphi \end{cases}$$
(4)

$$\gamma_1(t) = \begin{cases} 0.5 & -\varphi \le \omega_r t < \vartheta - \varphi \\ 0 & \vartheta - \varphi \le \omega_r t < 2\pi - \varphi \end{cases}$$
(5)

$$\gamma_2(t) = \begin{cases} 0 & -\varphi \le \omega_r t < \pi - \vartheta - \varphi \\ 0.5 & \pi - \vartheta - \varphi \le \omega_r t < \pi - \varphi \\ 0 & \pi - \varphi \le \omega_r t < 2\pi - \varphi \end{cases}$$
(6)

$$\gamma_{3}(t) = \begin{cases} 0 & -\varphi \leq \omega_{r}t < \pi + \vartheta - \varphi \\ 0.5 & \pi + \vartheta - \varphi \leq \omega_{r}t < 2\pi - \vartheta - \varphi \\ 0 & 2\pi - \vartheta - \varphi \leq \omega_{r}t < 2\pi - \varphi \end{cases}$$
(7)

$$\chi(t) = \Psi(t) + \Gamma(t) +$$
  

$$\gamma_1(t) + \gamma_2(t) + \gamma_3(t) \qquad 0.5 \le M \le 1$$
(8)

$$S_T(t) = \Gamma(t) \tag{9}$$

$$S_J(t) = \begin{cases} 1 & 0.5 \le (\Psi(t) + \Gamma(t)) \\ 0 & 0.5 > (\Psi(t) + \Gamma(t)) \end{cases}$$
(10)



Figure 7: Derivation of the bounded reference waveform  $\chi(t)$  for the first case of the  $0.5 \le M \le 1$  using four pulses of  $\Gamma(t) + \gamma_1(t) + \gamma_2(t) + \gamma_3(t)$ : M = 1 and  $\vartheta = \frac{\pi}{6}$ .



Figure 8: Generating the IGBTs switching pulses for the first case of the  $0.5 \le M \le 1$  using bounded reference waveform  $\chi(t)$ ,  $\Psi(t) + \Gamma(t)$ ,  $\kappa_i(t)$ , and d(t) = 0.5: M = 1 and  $\vartheta = \frac{\pi}{6}$ .

$$\alpha_i(t) = \begin{cases} 1 & \kappa_i(t) \le \chi(t) \\ 0 & \kappa_i(t) > \chi(t) \end{cases}$$
(11)

The control and switching pulses for the second case  $(0 \le M < 0.5)$  are derived in Eqs. 13-17 and are illustrated in Figs. 9-10 for M = 0.499.

$$\eta(t) = \begin{cases} 0.5 & -\varphi \le \omega_r t < \pi - \varphi \\ 0 & \pi - \varphi \le \omega_r t < 2\pi - \varphi \end{cases}$$
(12)

$$\chi(t) = \Psi(t) + \Gamma(t) + \eta(t)$$
  $0 \le M < 0.5$  (13)

$$S_T(t) = \Gamma(t) \tag{14}$$

$$S_J(t) = \begin{cases} 1 & 0.5 \le (\Psi(t) + \Gamma(t)) \\ 0 & 0.5 > (\Psi(t) + \Gamma(t)) \end{cases}$$
(15)

$$\alpha_i(t) = \begin{cases} 1 & \kappa_i(t) \le \chi(t) \\ 0 & \kappa_i(t) > \chi(t) \end{cases}$$
(16)

### 2.2Converter

The proposed D-NPC converter's phase-leg is formed by adding the LF HV-IGBTs to the classic NPC converter's topology. This leads into a 50% reduction in the number of the HF MV-IGBTs and clamping-points along with a significant decrease in the number of the clampingdiodes. For example, to generate a 5-level single-phase voltage with a peak-to-peak value of 4 p.u, the NPC converter would require a 4 p.u. DC-bus voltage, 8 HF MV-IGBTs with 1 p.u. voltage rating, and 12 clampingdiodes with voltage ratings of 1 p.u.. The proposed fivelevel D-NPC converter which is shown in Fig. 11 would require a 2 p.u. DC-bus voltage, 4 HF MV-IGBTs with 1 p.u. voltage rating, 2 clamping-diodes with voltage ratings of 1 p.u., and 2 LF HV-IGBTs with a 2 p.u. voltage rating.

#### Duo-Neutral-Point-Piloted (D-NPP) 2.3Converter

Adding the LF HV-IGBTs to the conventional NPP converter's topology forms the proposed D-NPP converter's phase-leg. A significant decrease in the number of the HF MV-IGBTs is achieved through this topology modification. Fig. 12 shows the the proposed five-level configuration of the D-NPP topology. To generate a 5-level single-phase voltage with a peak-to-peak value of 4 p.u, the NPP converter would require a 4 p.u. DC-bus voltage and 20 HF MV-IGBTs with 1 p.u. voltage rating,

whereas the proposed D-NPP converter requires a 2 p.u. DC-bus voltage, 6 HF MV-IGBTs with 1 p.u. and 2 LF HV-IGBTs with 2 p.u. voltage ratings. It is worth pointing out that the proposed D-NPC and D-NPP converters are the same in the control, modulation, functionality, and generating the same multilevel-voltage waveform.

#### 3 **Experimental Results**

To validate the proposed D-ANPC, D-NPC, and D-NPP converter topologies, the laboratory prototypes of the 3level and 5-level ANPC, 5-level and 9-level D-ANPC, 5level D-NPC, and 5-level D-NPP converters were built. The TMS320F28335 digital micro-processor from TI has been used to implement the proposed modulation techniques for control of the classic and proposed multilevel converters. The switching frequency, modulation index, and RL load for all converters were  $f_{sw} = 5$  kHz, M =0.95, and  $24\Omega$ -15mH.

#### Duo-Active-Neutral-Point-Clamped Con-3.1verter

The experimentally measured two and one cycles ( $f_r =$ **Duo-Neutral-Point-Clamped** (D-NPC)<sup>110</sup>  $_{50 \text{ Hz}}$  of the output voltage ( $v_{out}(t)$ ) and load current  $(i_{out}(t))$  along with the harmonic content (FFT) of the 3-level ANPC converter's generated multilevel voltage as well as the low-frequency and high-frequency switching pulses are depicted in Fig. 13. The DC-link voltage was 300 V. The voltage harmonics occur around  $\psi \times f_{sw}$ where  $\psi$  is an integer number. As presented, the voltage harmonics are placed at  $\psi \times 5000$  including the 5 kHz, 10 kHz, etc. The THD of the 3-level ANPC converter's phase-voltage is approximately 59%.

> The experimentally measured two and one cycles  $(f_r =$ 50 Hz) of the output voltage  $(v_{out}(t))$  and load current  $(i_{out}(t))$  along with the harmonic content (FFT) of the 5-level ANPC converter's generated multilevel voltage as well as the low-frequency and high-frequency switching pulses are depicted in Figs. 14-15. The DC-link voltage was 300 V. The transient and steady states dynamics of the FC voltage is illustrated in Fig. 16. As demonstrated, the FC voltage is regulated and balanced naturally at 75 V. The voltage harmonics occur around  $\psi \times 2 \times f_{sw}$  where  $\psi$  is an integer number. As presented, the voltage harmonics are placed at  $\psi \times 2 \times 5000$  including the 10 kHz, 20 kHz, etc. The THD of the 5-level ANPC converter's phase-voltage is approximately 31%.

> The experimentally measured two and one cycles  $(f_r =$ 50 Hz) of the output voltage  $(v_{out}(t))$  and load current  $(i_{out}(t))$  along with the harmonic content (FFT) of the 5-level D-ANPC converter's generated multilevel voltage as well as the low-frequency and high-frequency switching pulses are depicted in Figs. 17-18. The DC-link



Figure 9: Derivation of the bounded reference waveform  $\chi(t)$  for the second case of the  $0 \le M < 0.5$  using two pulses of  $\Gamma(t) + \eta(t)$ : M = 0.499.



Figure 10: Generating the IGBTs switching pulses for the second case of the  $0 \le M < 0.5$  using bounded reference waveform  $\chi(t)$ ,  $\Psi(t) + \Gamma(t)$ ,  $\kappa_i(t)$ , and d(t) = 0.5: M = 0.499.



Figure 11: A 5-level 4 p.u. peak-to-peak proposed D-NPC converter.



Figure 12: A 5-level 4 p.u. peak-to-peak proposed D-NPP converter.

voltage was 300 V. The voltage harmonics occur around  $\psi \times f_{sw}$  where  $\psi$  is an integer number. As presented, the voltage harmonics are placed at  $\psi \times 5000$  including the 5 kHz, 10 kHz, etc. The THD of the 5-level ANPC converter's phase-voltage is approximately 32.2%.

The experimentally measured two and one cycles  $(f_r = 50 \text{ Hz})$  of the output voltage  $(v_{out}(t))$  and load current  $(i_{out}(t))$  along with the harmonic content (FFT) of the 9-level D-ANPC converter's generated multilevel voltage as well as the low-frequency and high-frequency switching pulses are depicted in Figs. 19-21. The DC-link voltage was 300 V. The transient and steady states dynamics of the FC voltage is illustrated in Fig. 22. As demonstrated, the FC voltage is regulated and balanced naturally at 75 V utilizing the proposed modulation technique. The voltage harmonics occur around  $\psi \times 2 \times f_{sw}$  where  $\psi$  is an integer number. As presented, the voltage harmonics are placed at  $\psi \times 2 \times 5000$  including the 10 kHz, 20 kHz, etc. The THD of the 9-level D-ANPC converter's phase-voltage is approximately 16%.

As demonstrated, adding the LF HV-IGBTs to the topology of the classic ANPC multilevel converters for realizing the D-ANPC converters phase-leg improves the harmonic content of the generated phase-voltage significantly through doubling the number of the voltage-levels and consequently halving the voltage THD.

### 3.2 Duo-Neutral-Point-Clamped Converter

The experimentally measured two and one cycles  $(f_r = 50 \text{ Hz})$  of the output voltage  $(v_{out}(t))$  and load current  $(i_{out}(t))$  along with the harmonic content (FFT) of the 5-level D-NPC converter's generated multilevel voltage as well as the low-frequency and high-frequency switching pulses are depicted in Figs. 23-25. The DC-link voltage was 400 V. The voltage harmonics occur around  $\psi \times f_{sw}$  where  $\psi$  is an integer number. As presented, the voltage harmonics are placed at  $\psi \times 5000$  including the 5 kHz, 10 kHz, etc.

### 3.3 Duo-Neutral-Point-Piloted Converter

The experimentally measured two and one cycles  $(f_r = 50 \text{ Hz})$  of the output voltage  $(v_{out}(t))$  and load current  $(i_{out}(t))$  along with the harmonic content (FFT) of the 5-level D-NPP converter's generated multilevel voltage as well as the low-frequency and high-frequency switching pulses are depicted in Figs. 24-29. The DC-link voltage was 300 V. The voltage harmonics occur around  $\psi \times f_{sw}$  where  $\psi$  is an integer number. As presented, the voltage harmonics are placed at  $\psi \times 5000$  including the 5 kHz, 10 kHz, etc.

# 4 Conclusion

This paper proposed D-NPC, D-ANPC, and D-NPP topologies for multilevel converters. The phase-leg of the proposed topologies is realized by adding LF HV-IGBTs to their structures. This leads to a significant decrease in the number of the HF MV-IGBTs, clamping diodes, and FCs. In addition, a drastic reduction in the total voltage rating and total stored energy of the FCs within the D-ANPC topology is achieved compared to the classic ANPC configuration. It was concluded that adding the LF HV-IGBTs improves the harmonics content of the phase-voltage. This was accomplished through doubling the number of the voltage-levels. The experimental results were provided for 3-level ANPC, 5-level ANPC, 5level D-ANPC, 9-level D-ANPC, 5-level D-NPC, and 5level D-NPP converters to demonstrate the operational fundamentals of the proposed topologies and validate the modulation method for control of the multilevel converters.

# 5 Appendix

The total voltage ratings  $(\mathcal{V}(n))$  and the stored energy  $(\mathcal{E}(n))$  of the DC-link capacitors and FCs in the 4n + 1level converters with 2E peak-to-peak and 4n-p.u. output voltage, are calculated as follows [33]:

$$\mathcal{E}(n)_{FCM} = \sum_{i=1}^{4n-1} \frac{C}{2} \left( i \times \frac{2E}{4n} \right)^2 + 2 \times \frac{C}{2} \left( E \right)^2$$

$$= \left( \frac{32n^2 + 1}{12n} \right) CE^2$$
(17)

$$\mathcal{V}(n)_{FCM} = \sum_{i=1}^{4n-1} \left( i \times \frac{2E}{4n} \right) + 2 \times (E) = (4n+1)E$$
(18)

$$\mathcal{E}(n)_{SM} = 2 \times \sum_{i=1}^{2n} \frac{C}{2} \left( i \times \frac{E}{2n} \right)^2 = \left( \frac{8n^2 + 6n + 1}{12n} \right) CE^2$$
(19)

$$\mathcal{V}(n)_{SM} = 2 \times \sum_{i=1}^{2n} \left( i \times \frac{E}{2n} \right) = (2n+1)E \qquad (20)$$

$$\mathcal{E}(n)_{ANPC} = \sum_{i=1}^{2n-1} \frac{C}{2} \left( i \times \frac{E}{2n} \right)^2 + 2 \times \frac{C}{2} (E)^2$$

$$= \left( \frac{8n^2 + 18n + 1}{24n} \right) CE^2$$
(21)



Figure 13: Experimental results for a 3-Level ANPC multilevel converter.



Figure 14: Experimental results for a 5-Level ANPC multilevel converter.



Figure 15: Experimental results for a 5-Level ANPC multilevel converter.



Figure 16: Transient and steady states dynamics in a 5-Level ANPC multilevel converter; Ch1:  $v_{FC}(t)$ : 20 V/Div.

$$\mathcal{V}(n)_{ANPC} = \sum_{i=1}^{2n-1} \left( i \times \frac{E}{2n} \right) + 2 \times (E) = (n+1.5) E$$
(22)

$$\mathcal{E}(n)_{D-ANPC} = \sum_{i=1}^{n-1} \frac{C}{2} \left( i \times \frac{E}{2n} \right)^2 + 2 \times \frac{C}{2} \left( E/2 \right)^2 \\ = \left( \frac{2n^2 + 9n + 1}{48n} \right) CE^2$$
(23)

$$\mathcal{V}(n)_{D-ANPC} = \sum_{i=1}^{n-1} \left( i \times \frac{E}{2n} \right) + 2 \times (E/2)$$
(24)  
= (0.25n + 0.75) E

For sufficiently large number of voltage-levels, the ratio of  $\mathcal{V}(n)$  and  $\mathcal{E}(n)$  converges to the following numbers:

$$\lim_{n \to +\infty} \frac{\mathcal{E}(n)_{D-ANPC}}{\mathcal{E}(n)_{ANPC}} \approx \left(\frac{1}{2}\right)^3 = 0.125 = 12.5\% \quad (25)$$

$$\lim_{n \to +\infty} \frac{\mathcal{E}(n)_{D-ANPC}}{\mathcal{E}(n)_{SM}} \approx \left(\frac{1}{2}\right)^4 = 0.0625 = 6.25\% \quad (26)$$

$$\lim_{n \to +\infty} \frac{\mathcal{E}(n)_{D-ANPC}}{\mathcal{E}(n)_{FCM}} \approx \left(\frac{1}{2}\right)^6 = 0.015625 = 1.5625\%$$
(27)

$$\lim_{n \to +\infty} \frac{\mathcal{V}(n)_{D-ANPC}}{\mathcal{V}(n)_{ANPC}} \approx \left(\frac{1}{2}\right)^2 = 0.25 = 25\% \qquad (28)$$

$$\lim_{n \to +\infty} \frac{\mathcal{V}(n)_{D-ANPC}}{\mathcal{V}(n)_{SM}} \approx \left(\frac{1}{2}\right)^3 = 0.125 = 12.5\% \quad (29)$$

$$\lim_{n \to +\infty} \frac{\mathcal{V}(n)_{D-ANPC}}{\mathcal{V}(n)_{FCM}} \approx \left(\frac{1}{2}\right)^4 = 0.0625 = 6.25\% \quad (30)$$

### References

- S. Kouro, J. Rodriguez, B. Wu, S. Bernet, and M. Perez, "Powering the future of industry: Highpower adjustable speed drive topologies," *IEEE Industry Applications Magazine*, vol. 18, no. 4, pp. 26– 39, July 2012.
- [2] H. Abu-Rub, J. Holtz, J. Rodriguez, and G. Baoming, "Medium-voltage multilevel converters-state of the art, challenges, and requirements in industrial applications," *IEEE Transactions on Industrial Electronics*, vol. 57, no. 8, pp. 2581–2596, Aug 2010.
- [3] L. G. Franquelo, J. Rodriguez, J. I. Leon, S. Kouro, R. Portillo, and M. A. M. Prats, "The age of multilevel converters arrives," *IEEE Industrial Electronics Magazine*, vol. 2, no. 2, pp. 28–39, June 2008.
- [4] S. Kouro, M. Malinowski, K. Gopakumar, J. Pou, L. G. Franquelo, B. Wu, J. Rodriguez, M. A. Perez, and J. I. Leon, "Recent advances and industrial applications of multilevel converters," *IEEE Transactions on Industrial Electronics*, vol. 57, no. 8, pp. 2553–2580, Aug 2010.
- [5] H. Akagi, "Multilevel converters: Fundamental circuits and systems," *Proceedings of the IEEE*, vol. 105, no. 11, pp. 2048–2065, Nov 2017.

This article has been accepted for publication in a future issue of this journal, but has not been fully edited. Content may change prior to final publication. Citation information: DOI 10.1109/JESTPE.2018.2859313, IEEE Journal of Emerging and Selected Topics in Power Electronics



Figure 17: Experimental results for a 5-Level D-ANPC multilevel converter.



Figure 18: Experimental results for a 5-Level D-ANPC multilevel converter.



Figure 19: Experimental results for a 9-Level D-ANPC multilevel converter.



Figure 20: Experimental results for a 9-Level D-ANPC multilevel converter.



Figure 21: Experimental results for a 9-Level D-ANPC multilevel converter.



Figure 22: Transient and steady states dynamics in a 9-Level D-ANPC multilevel converter; Ch1:  $v_{FC}(t)$ : 20 V/Div.

- [6] J. Rodriguez, L. G. Franquelo, S. Kouro, J. I. Leon, R. C. Portillo, M. A. M. Prats, and M. A. Perez, "Multilevel converters: An enabling technology for high-power applications," *Proceedings of the IEEE*, vol. 97, no. 11, pp. 1786–1817, Nov 2009.
- [7] J. Rodriguez, J.-S. Lai, and F. Z. Peng, "Multilevel inverters: a survey of topologies, controls, and applications," *IEEE Transactions on Industrial Electronics*, vol. 49, no. 4, pp. 724–738, Aug 2002.
- [8] H. Akagi, "Classification, terminology, and application of the modular multilevel cascade converter (mmcc)," *IEEE Transactions on Power Electronics*, vol. 26, no. 11, pp. 3119–3130, Nov 2011.
- [9] A. Nabae, I. Takahashi, and H. Akagi, "A new neutral-point-clamped pwm inverter," *IEEE Transactions on Industry Applications*, vol. IA-17, no. 5, pp. 518–523, Sept 1981.
- [10] J. Rodriguez, S. Bernet, P. K. Steimer, and I. E. Lizama, "A survey on neutral-point-clamped inverters," *IEEE Transactions on Industrial Electronics*, vol. 57, no. 7, pp. 2219–2230, July 2010.
- [11] T. Bruckner and S. Bernet, "Loss balancing in three-level voltage source inverters applying active npc switches," in 2001 IEEE 32nd Annual Power Electronics Specialists Conference (IEEE Cat. No.01CH37230), vol. 2, 2001, pp. 1135–1140 vol.2.
- [12] T. Bruckner, S. Bernet, and P. K. Steimer, "Feedforward loss control of three-level active npc converters," *IEEE Transactions on Industry Applications*, vol. 43, no. 6, pp. 1588–1596, Nov 2007.

- [13] T. Bruckner, S. Bernet, and H. Guldner, "The active npc converter and its loss-balancing control," *IEEE Transactions on Industrial Electronics*, vol. 52, no. 3, pp. 855–868, June 2005.
- [14] J. Holtz, "Selbstgefuhrte wechselrichter mit treppenformiger ausgangsspannung für grose leistung und hohe frequenz," Siemens Forschungs- und Entwicklungsberichte, vol. 6, no. 3, pp. 164–171, 1977.
- [15] V. Guennegues, B. Gollentz, F. Meibody-Tabar, S. Rael, and L. Leclere, "A converter topology for high speed motor drive applications," in 2009 13th European Conference on Power Electronics and Applications, Sept 2009, pp. 1–8.
- [16] J. Dixon and L. Moran, "High-level multistep inverter optimization using a minimum number of power transistors," *IEEE Transactions on Power Electronics*, vol. 21, no. 2, pp. 330–337, March 2006.
- [17] J. He, R. Katebi, N. Weise, N. A. O. Demerdash, and L. Wei, "A fault-tolerant t-type multilevel inverter topology with increased overload capability and soft-switching characteristics," *IEEE Transactions on Industry Applications*, vol. 53, no. 3, pp. 2826–2839, May 2017.
- [18] J. He, N. A. O. Demerdash, N. Weise, and R. Katebi, "A fast on-line diagnostic method for open-circuit switch faults in sic-mosfet-based t-type multilevel inverters," *IEEE Transactions on Indus*try Applications, vol. 53, no. 3, pp. 2948–2958, May 2017.
- [19] J. He, N. Weise, R. Katebi, L. Wei, and N. Demerdash, "A fault-tolerant t-type multilevel inverter



Figure 23: Experimental results for a 5-Level D-NPC multilevel converter.



Figure 24: Experimental results for a 5-Level D-NPC multilevel converter.



Figure 25: Experimental results for a 5-Level D-NPC multilevel converter.



Figure 26: Experimental results for a 5-Level D-NPP multilevel converter.



Figure 27: Experimental results for a 5-Level D-NPP multilevel converter.



Figure 28: Experimental results for a 5-Level D-NPP multilevel converter.



Figure 29: Experimental results for a 5-Level D-NPP multilevel converter.

topology with soft-switching capability based on si and sic hybrid phase legs," in 2016 IEEE Energy Conversion Congress and Exposition (ECCE), Sept 2016, pp. 1–7.

- [20] R. Katebi, J. He, and N. Weise, "An advanced threelevel active neutral-point-clamped converter with improved fault-tolerant capabilities," *IEEE Transactions on Power Electronics*, vol. 33, no. 8, pp. 6897–6909, Aug 2018.
- [21] R. Katebi, A. Stark, J. He, and N. Weise, "Advanced three level active neutral point converter with fault tolerant capabilities," in 2016 IEEE Energy Conversion Congress and Exposition (ECCE), Sept 2016, pp. 1–7.
- [22] T. Meynard and H. Foch, "Multi-level choppers for high voltage applications," *EPE Journal*, vol. 2, no. 1, pp. 45–50, 1992.
- [23] T. A. Meynard and H. Foch, "Multi-level conversion: high voltage choppers and voltage-source inverters," in *Power Electronics Specialists Conference*, 1992. *PESC '92 Record.*, 23rd Annual IEEE, Jun 1992, pp. 397–403 vol.1.
- [24] T. A. Meynard, H. Foch, F. Forest, C. Turpin, F. Richardeau, L. Delmas, G. Gateau, and E. Lefeuvre, "Multicell converters: derived topologies," *IEEE Transactions on Industrial Electronics*, vol. 49, no. 5, pp. 978–987, Oct 2002.
- [25] T. A. Meynard, H. Foch, P. Thomas, J. Courault, R. Jakob, and M. Nahrstaedt, "Multicell converters: basic concepts and industry applications," *IEEE Transactions on Industrial Electronics*, vol. 49, no. 5, pp. 955–964, Oct 2002.
- [26] P. Barbosa, P. Steimer, L. Meysenc, M. Winkelnkemper, J. Steinke, and N. Celanovic, "Active neutral-point-clamped multilevel converters," in 2005 IEEE 36th Power Electronics Specialists Conference, June 2005, pp. 2296–2301.
- [27] P. Barbosa, P. Steimer, J. Steinke, M. Winkelnkemper, and N. Celanovic, "Active-neutral-pointclamped (anpc) multilevel converter technology," in 2005 European Conference on Power Electronics and Applications, Sept 2005, pp. 10 pp.–P.10.
- [28] M. Saeedifard, P. M. Barbosa, and P. K. Steimer, "Operation and control of a hybrid seven-level converter," *IEEE Transactions on Power Electronics*, vol. 27, no. 2, pp. 652–660, Feb 2012.
- [29] F. Kieferndorf, M. Basler, L. A. Serpa, J. H. Fabian, A. Coccia, and G. A. Scheuer, "Anpc-51 technology applied to medium voltage variable speed drives

applications," in SPEEDAM 2010, June 2010, pp. 1718–1725.

- [30] N. R. Zargari, Z. Cheng, and R. Paes, "A guide to matching medium-voltage drive topology to petrochemical applications," *IEEE Transactions on Industry Applications*, vol. 54, no. 2, pp. 1912–1920, March 2018.
- [31] E. Burguete, J. López, and M. Zabaleta, "A new five-level active neutral-point-clamped converter with reduced overvoltages," *IEEE Transactions on Industrial Electronics*, vol. 63, no. 11, pp. 7175–7183, Nov 2016.
- [32] H. Wang, L. Kou, Y. F. Liu, and P. C. Sen, "A sevenswitch five-level active-neutral-point-clamped converter and its optimal modulation strategy," *IEEE Transactions on Power Electronics*, vol. 32, no. 7, pp. 5146–5161, July 2017.
- [33] V. Dargahi, K. A. Corzine, J. H. Enslin, M. Abarzadeh, A. K. Sadigh, J. Rodríguez, and F. Blaabjerg, "Duo-active-neutral-point-clamped multilevel converter: An exploration of the fundamental topology and experimental verification," in 2018 IEEE Applied Power Electronics Conference and Exposition (APEC), March 2018, pp. 2642– 2649.
- [34] D. Liu, F. Deng, and Z. Chen, "Five-level activeneutral-point-clamped dc/dc converter for mediumvoltage dc grids," *IEEE Transactions on Power Electronics*, vol. 32, no. 5, pp. 3402–3412, May 2017.
- [35] C. Li, S. Wang, Q. Guan, and D. Xu, "Hybrid modulation concept for five-level active-neutral-pointclamped converter," *IEEE Transactions on Power Electronics*, vol. 32, no. 12, pp. 8958–8962, Dec 2017.
- [36] M. Abarzadeh and K. Al-Haddad, "An improved active-neutral-point-clamped converter with new modulation method for ground power unit application," *IEEE Transactions on Industrial Electronics*, pp. 1–1, 2018.
- [37] Y. Deng, J. Li, K. H. Shin, T. Viitanen, M. Saeedifard, and R. G. Harley, "Improved modulation scheme for loss balancing of three-level active npc converters," *IEEE Transactions on Power Electronics*, vol. 32, no. 4, pp. 2521–2532, April 2017.
- [38] M. Abarzadeh, H. M. Kojabadi, and L. Chang, "A modified static ground power unit based on novel modular active neutral point clamped converter," *IEEE Transactions on Industry Applications*, vol. 52, no. 5, pp. 4243–4256, Sept 2016.

- [39] R. Katebi, J. He, and N. Weise, "Investigation of fault tolerant capabilities in an advanced three-level active t-type converter," *IEEE Journal of Emerging* and Selected Topics in Power Electronics, pp. 1–1, 2018.
- [40] M. Abarzadeh and H. M. Kojabadi, "A static ground power unit based on the improved hybrid active neutral-point-clamped converter," *IEEE Transactions on Industrial Electronics*, vol. 63, no. 12, pp. 7792–7803, Dec 2016.