Aalborg Universitet



## Multi-Sampling With Real-Time Update PWM for Time-Delay Minimization of FPGA-**Based Voltage-Controlled Converters**

Li, Zejie: Zhao, Fangzhou: He, Shan: Munk-Nielsen, Stig: Wang, Xiongfei

Published in: 2022 IEEE Applied Power Electronics Conference and Exposition (APEC)

DOI (link to publication from Publisher): 10.1109/APEC43599.2022.9773688

Creative Commons License CC BY 4.0

Publication date: 2022

Document Version Accepted author manuscript, peer reviewed version

Link to publication from Aalborg University

Citation for published version (APA): Li, Z., Zhao, F., He, S., Munk-Nielsen, S., & Wang, X. (2022). Multi-Sampling With Real-Time Update PWM for Time-Delay Minimization of FPGA-Based Voltage-Controlled Converters. In 2022 IEEE Applied Power Electronics Conference and Exposition (APEC) (pp. 1444-1449). IEEE. https://doi.org/10.1109/APEC43599.2022.9773688

#### **General rights**

Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

- Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
  You may not further distribute the material or use it for any profit-making activity or commercial gain
  You may freely distribute the URL identifying the publication in the public portal -

#### Take down policy

If you believe that this document breaches copyright please contact us at vbn@aub.aau.dk providing details, and we will remove access to the work immediately and investigate your claim.

# Multi-Sampling With Real-Time Update PWM for Time-Delay Minimization of FPGA-Based Voltage-Controlled Converters

Zejie Li, Fangzhou Zhao, Shan He, Stig Munk-Nielsen, Xiongfei Wang Department of Energy, Aalborg University

Aalborg, Denmark

zl@energy.aau.dk, fzha@energy.aau.dk, she@energy.aau.dk, smn@energy.aau.dk, xwa@energy.aau.dk

Abstract—Time delay usually limits control bandwidth and deteriorates the stability of digital control system. This paper presents the mechanism and optimization of the multisampling with real-time update PWM method for time-delay minimization. The relationship between modulation-wave update latency and digital delay is firstly analyzed by the graphical illustration, revealing that desired implementation of equivalently eliminating computation delay will be limited by large update latency. Further, to minimize update latency, the FPGA is employed to realize the resonant controller based voltage control, thanks to its advantage of fast-paralleled calculation. Compared with traditional multi-sampling with multi-update PWM, the presented method further reduces the digital delay by up to 66%. Its effectiveness is validated by the platform of a single-loop voltage-controlled converter with an inductor (L)-filter.

Keywords—Multi-sampling, real-time update PWM, time delay, FPGA, voltage-controlled

## I. INTRODUCTION

The time delay of digital control system caused by analogsampling circuit, analog-to-digital (AD) conversion, digital computation, and pulse width modulation (PWM) could be classified into the analog delay and digital delay. The analog delay is primarily generated by the sampling sensor, while the digital delay mainly contains computation (unit) delay and PWM delay [1], [2]. These delays tend to deteriorate the dynamic response of control system and introduce the negative resistance, which further threaten system stability [3]. Therefore, the minimization of time delay to guarantee the wide-frequency passivity of digital control system is urgently needed [4].

Regarding the analog delay, the response time of current sensor is generally smaller than 1  $\mu$ s, while typical response time of the hall voltage sensor is from 10 µs to 100 µs, which has a significant impact on the high-bandwidth voltage control. Increasing primary-measured resistance of voltage sensor is a simple and effective solution to reduce the analog delay even though at the expense of certain measurement accuracy [5]. On the other hand, numerous works have been reported to directly reduce the digital delay from the view of modulation and sampling. To reduce the computation delay, shifting the sampling instant towards to the instant of modulation-wave update method is proposed in [6]. Unfortunately, the high-frequency switching ripple and aliasing phenomenon are introduced simultaneously. The dual-alternate sampling with real-time update PWM is proposed to eliminate the computation delay in [7]. It significantly improves the system robustness without introduced switching ripple but it is only appropriate for the single-phase system. Moreover, removing computation delay is only effective when the update latency is smaller than a

quarter of sampling period. The fast current control by reconstructing the architecture of PI controller with real-time update modulation wave in the digital signal processor (DSP) is proposed to minimize the update latency [8]. It can be applied in the three-phase system but the relationship between update latency and digital delay is not discussed. Furthermore, the above-mentioned methods only reduce the computation delay, and the PWM delay still exists in the system. The multi-sampling with multi-update method shows the attractive advantage to reduce the computation delay and PWM delay simultaneously [9-11]. However, the time delay is only reduced to 1.5 times switching period divided by sampling rate ( $1.5T_{sw}/N$ ), and minimizing the digital delay by increasing sampling rate relays on the processing speed of digital controller.

To fill these gaps, the multi-sampling with real-time update PWM and voltage control implemented in FPGA are utilized to further reduce the digital delay compared with the traditional multi-sampling method. The graphical evaluation of adopted method is carried out and the impact of the modulation-wave update latency on reduced digital delay is revealed. The experiments are conducted to confirm the effectiveness of theoretical analysis.

#### II. SYSTEM DESCRIPTION

Fig. 1 shows the general diagram of three-phase voltage source converter (VSC) with *L*-filter operating in standalone mode. The single-loop voltage control based on the resonant controller (RC) is adopted for time delay analysis [12]. Regarding the experimental setup, the half-bridge adopts the PEB-SiC-8024 module and the control hardware is the B-Box rapid prototyping controller (RCP) from Imperix. The B-Box RCP consists of a dual-core ARM Cortex-A9 processor and a programmable Kintex-grade FPGA.



Fig. 1. Diagram of the single-loop voltage-controlled VSC.



Fig. 2. Voltage-sampling specifications.



Fig. 3. Definition of the digital delay based on single-sampling mode.

Fig. 2 shows the sampling system, which contains the voltage sensor (LEM LV20-P), AD8251 power gain amplifier (PGA) and AD converter (ADS8568). Generally, the sensor delay of the LV20-P is 16  $\mu$ s when the primary-measured resistance  $R_p$  is 25 k $\Omega$  as required [5]. The settling time of AD8251-PGA is 785 ns, which could be neglected.

Fig. 3 shows the definition of digital delay based on the single-sampling with single-update mode, which contains computation delay and PWM delay. The computation delay (one-step sampling instant  $T_{sa}$ ) is time duration between the sampling instant and modulation-wave update instant. The PWM delay is caused by zero-order hold (ZOH) effect, resulting in an average delay of  $0.5T_{sa}$  [10]. Generally, the PWM strategy is realized by the FPGA and control algorithm is implemented by the ARM. Each cycle time contains four parts: AD conversion time, read time of sampling signals from FPGA to ARM, processing time of control strategies and write time of PWM signals from ARM to FPGA. Moreover, the conversion time from analog data to digital data through ADS8568 is 2 µs. The cycle time must be smaller than  $T_{sa}$  to guarantee control strategies could be completed during one interrupt period.

## III. ANALYSIS AND OPTIMIZATION OF TIME-DELAY REDUCTION

In this section, to reduce above digital delay, the multisampling with real-time update PWM is adopted. The graphical illustration is firstly utilized to reveal the relationship between update latency (i.e., cycle time) and computation delay. Moreover, the optimization of reduced update latency and sensor delay is carried out.

## A. Graphical illustration of multi-sampling with real-time update PWM

Taking four-sampling with real-time update mode as an example, the modulation wave is updated immediately 4 times within each switching period  $T_{sw}$  once the control cycle is completed. It is defined that the update latency is  $T_{update}=\lambda T_{sa}$  (0< $\lambda \le 1$ ). Obviously, the update ratio  $\lambda=1$  is for the multi-sampling with multi-update PWM method. According to geometric deduction and graphical evaluation, the rule of digital delay is divided into three stages when the update ratio is 0< $\lambda<$ 0.5,  $\lambda=$ 0.5 and 0.5< $\lambda<$ 1, respectively, as shown in Fig. 4~6.

Regarding Fig. 4, there are always two or one (near peak) effective modulation signals M(k) which determine the intersection position between the triangular carrier wave and modulation wave on each switching period. Since the frequency of modulation wave is much smaller than the frequency of carrier wave, only five cases need to be considered. According to the voltage-second balance principle, the four-sampling with real-time update mode can be equivalent to single-sampling with single-update mode or double-sampling with double-update mode with back-shift sampling instant. Regarding Fig. 4 (a), this case is transformed into the single-sampling with peak-of-carrierupdate mode. Based on geometric deduction, the front and back effective modulation signals are always  $M_1$  and  $M_1$ respectively when the range of M(k) is  $-1 \sim (\lambda - 1)$ . The equivalent computation delay of back  $M_1$  is  $-T_{sw}/4$ , which realizes the equivalent phase lead performance. Since the PWM delay of single-sample mode is  $T_{sw}/2$ , the digital delay is  $-T_{sw}/4+T_{sw}/2=T_{sw}/4$ . Other cases and corresponding ranges of modulation signals are shown in Table I. Especially, the digital delay is always  $T_{sw}/4$  when the  $\lambda$  is equal to 0.5.

TABLE I. DELAY OF FOUR-SAMPLING WITH REAL-TIME UPDATE MODE

| Cases | Range of <i>M</i> ( <i>k</i> )<br>(0< <i>λ</i> <0.5) | Effective<br>M(k) | Digital delay     |
|-------|------------------------------------------------------|-------------------|-------------------|
| (a)   | -1~(λ-1)                                             | $M_1$ and $M_1$   | $T_{\rm sw}/4$    |
| (b)   | (λ-1)~(-λ)                                           | $M_2$ and $M_1$   | $0.5T_{\rm sw}/4$ |
| (c)   | $(-\lambda) \sim \lambda$                            | $M_2$ and $M_4$   | $T_{\rm sw}/4$    |
| (d)   | $\lambda \sim (1 - \lambda)$                         | $M_3$ and $M_4$   | $0.5T_{\rm sw}/4$ |
| (e)   | (1-λ)~1                                              | $M_3$             | $T_{\rm sw}/4$    |
| Cases | Range of <i>M</i> ( <i>k</i> )<br>( <i>λ</i> =0.5)   | Effective<br>M(k) | Digital delay     |
| (I)   | -1~-0.5                                              | $M_1$ and $M_1$   | $T_{\rm sw}/4$    |
| (II)  | -0.5~0.5                                             | $M_2$ and $M_4$   | $T_{\rm sw}/4$    |
| (III) | 0.5~1                                                | $M_3$             | $T_{\rm sw}/4$    |
| Cases | Range of <i>M(k)</i><br>(0.5< <i>λ</i> <1)           | Effective<br>M(k) | Digital delay     |
| (A)   | -1~(-λ)                                              | $M_1$ and $M_1$   | $T_{\rm sw}/4$    |
| (B)   | (-λ)~(λ-1)                                           | $M_1$ and $M_4$   | $1.5T_{\rm sw}/4$ |
| (C)   | (λ-1)~(1-λ)                                          | $M_2$ and $M_4$   | $T_{\rm sw}/4$    |
| (D)   | $(1-\lambda)\sim\lambda$                             | $M_2$ and $M_3$   | $1.5T_{\rm sw}/4$ |
| (E)   | <i>λ</i> ~1                                          | $M_3$             | $T_{\rm sw}/4$    |



PWM wav V0. kT<sub>sa</sub>  $(k+2)T_{s_{2}}$  $(k+4)T_{sa}$ 

0.

 $kT_{sa}$ 

 $(k+2)T_{sa}$ 

 $(k+4)T_{sa}$ 

 $T_{\rm digital} = -T_{\rm sw}/4 + T_{\rm sw}/2 = T_{\rm sw}/4$ 

(a)

 $(k+6)T_{sa}$ 

 $T_{\text{digital}} = (0 + T_{\text{sw}}/4)/2 + T_{\text{sw}}/4 = 1.5 T_{\text{sw}}/4$ (b)

(k+6)T<sub>ss</sub>

0.

 $kT_{sa}$ 

 $(k+2)T_{sa}$ 

 $(k+6)T_{sa}$ 

 $(k+4)T_{sa}$ 

 $T_{\text{digital}} = (0+0)/2 + T_{\text{sw}}/4 = T_{\text{sw}}/4$ (c)



Fig. 6. Four-sampling with real-time update PWM ( $0.5 \le \lambda \le 1$ ).

Taking the case of  $0 < \lambda < 0.5$  as an example, the average digital delay during half period of modulation waveform (fundamental frequency 50 Hz) is shown in Fig. 7. Based on the periodic averaging method, the piecewise delays are transformed to the average digital delay, which is given by

$$T_{\text{digital}} = \frac{T_{\text{sw}}}{4} \frac{t_{\text{sum}}}{0.01}$$
$$= \frac{T_{\text{sw}}}{4} \left[ 1 + \frac{\arcsin\left(\lambda - 1\right)}{\pi} + \frac{\arcsin\lambda}{\pi} \right] \qquad (1)$$
$$\approx \frac{T_{\text{sw}}}{4} \left[ 1 + \frac{\lambda - 1}{2} + \frac{\lambda}{2} \right] = \frac{0.5T_{\text{sw}}}{4} + \lambda \frac{T_{\text{sw}}}{4}$$

where  $t_{sum}$  is expressed as

$$t_{sum} = t_1 + 0.5(t_2 - t_1) + (t_3 - t_2) + 0.5(t_4 - t_3) + (0.01 - t_4)$$
(2)

The same average digital delay as (1) can be obtained in the other cases  $\lambda=0.5$  and  $0.5 < \lambda < 1$ . Accordingly, the average digital delay and total loop delay at any sampling rate are expressed as



Fig. 7. Analysis of average digital delay ( $0 \le \lambda \le 0.5$ ).

$$T_{\text{digital}} = \frac{0.5T_{\text{sw}}}{N} + \lambda \frac{T_{\text{sw}}}{N}$$
(3)

$$T_{\rm d} = \frac{0.5T_{\rm sw}}{N} + T_{\rm update} + T_{\rm sensor} \tag{4}$$

where N is the sampling rate.  $T_d$  and  $T_{sensor}$  are the total loop delay and voltage sensor delay, respectively. It is verified that (4) is satisfied when the sampling rate N is other values (e.g., 2, 8, etc.).

## B. Optimization of update latency and sensor delay

As shown in (4), the minimized loop delay is limited by the update latency and sensor delay. The modulation-wave update latency of voltage control in ARM is monitored as 6.4  $\mu$ s by the B-Box RCP in Fig. 8(a). With the subsequent increase of required control algorithms in ARM, the update latency will be larger, which worsens the dynamic behavior of the single-loop voltage control.



Fig. 8. Difference between voltage control in ARM and FPGA.

Therefore, the voltage control is distributed in the FPGA to minimize the update latency. As shown in Fig. 8 (b), thanks to the advantage of paralleled computation in FPGA, the update latency (2.2  $\mu$ s) finally contains AD conversion time (2.0  $\mu$ s) and FPGA processing time (0.2  $\mu$ s). In this case, the computation delay is considered equivalently eliminated, and the digital delay is reduced by up to 66 % (2/3) compared with traditional multi-sampling method. In addition, the delay of voltage sensor is reduced to 4  $\mu$ s using the 100 k $\Omega$  primary-measured resistor rather than 25 k $\Omega$  recommended in the datasheet of LEM LV20-P.

## IV. EXPERIMENTAL VALIDATION

Table II shows the experimental parameters and setting the resistor as the load to simplify analysis. The switching frequency and sampling rate are selected as 10 kHz and 8 to highlight the effect of reduced digital delay.

| Description                   | Symbol        | Value            |
|-------------------------------|---------------|------------------|
| AC line-to-line voltage (RMS) | <i>u</i> o    | 220 V(1p.u.)     |
| AC rated power                | Po            | 1.5 kW(1p.u.)    |
| Fundamental frequency         | $f_0$         | 50 Hz            |
| Switching frequency           | $f_{ m sw}$   | 10 kHz           |
| Sampling rate                 | Ν             | 8                |
| DC link capacitor             | $C_{ m dc}$   | 594 µF(6p.u.)    |
| AC inductor                   | Ls            | 6 mH (0.06 p.u.) |
| Load resistor                 | $R_{ m load}$ | 32 Ω (1p.u.)     |

TABLE II. EXPERIMENTAL PARAMETERS OF THE VSC WITH L-FILTER

#### A. Critical resonant gain analysis

Since time delay is difficult to be directly measured, the relationship between critical stability boundary and time delay is usually used to indirectly validate the effectiveness of reduced time delay [1]. Fig. 9 shows the block diagram of single-loop voltage-controlled VSC with *L*-filter in  $\alpha\beta$ -frame. The critical instability is mainly affected by the resonant gain  $K_r$ , time delay  $T_d$  and phase lag caused by the resistor load with *L* filter. Therefore, considering the impact of load resistance, the open-loop transfer function of single-loop voltage control is expressed as

$$T(s) = \frac{K_r s}{s^2 + \omega_l^2} e^{-T_d s} \frac{R_{load}}{sL_s + R_{load}}$$
(5)

To enhance accuracy at fundamental frequency and avoid extra time delay caused by discretization of the resonant controller, the Tustin with pre-warping discretized method is utilized in the digital control system. The discretized voltage control is given by [13]

$$G_{\rm v}(z) = \frac{K_{\rm r}\sin(\omega_{\rm l}T_{\rm sa})}{2\omega_{\rm l}} \frac{1-z^{-2}}{1-2z^{-1}\cos(\omega_{\rm l}T_{\rm sa})+z^{-2}}$$
(6)



Fig. 9. Block diagram of the single-loop voltage-controlled VSC.

According to Nyquist stability criterion, the magnitudefrequency and phase-frequency response of open-loop gain  $T(j \alpha)$  at the critical-stable operating point should satisfy

$$\left|T\left(j\omega_{\rm c}\right)\right| = \frac{K_{\rm r}}{\omega_{\rm c}} \frac{R_{\rm load}}{\sqrt{R_{\rm load}^2 + \omega_{\rm c}^2 L_{\rm s}^2}} = 1$$
(7)

$$\angle T(j\omega_{\rm c}) = -\frac{\pi}{2} - \omega_{\rm c}T_{\rm d} - \arctan\frac{\omega_{\rm c}L_{\rm s}}{R_{\rm load}} = -\pi \qquad (8)$$

Therefore, the specific relationship among the critical resonant gain  $K_r$ , phase-crossover frequency  $f_c$  and total loop delay  $T_d$  is as follows

$$K_{\rm r} = 2\pi f_{\rm c} \sqrt{1 + \frac{\left(2\pi f_{\rm c}\right)^2 L_{\rm s}^2}{R_{\rm load}^2}} \tag{9}$$

$$T_{\rm d} = \frac{\frac{\pi}{2} - \arctan\frac{2\pi f_{\rm c} L_{\rm s}}{R_{\rm load}}}{2\pi f_{\rm c}}$$
(10)

Above relationship is one-to-one correspondence, as shown in Fig. 10. With the decrease of time delay, critical resonant gain  $K_r$  and phase-crossover frequency  $f_c$  are larger, i.e., the larger oscillated frequency.

According to (4),  $T_d$  could be obtained respectively under three cases: traditional eight-sampling with eight-update PWM, adopted method with voltage control in the ARM and FPGA. After that, the corresponding  $K_r$  and  $f_c$  could be solved from (9) and (10) or found from Fig. 10, as shown in Table III.

TABLE III. CRITICAL PARAMETERS OF THREE CASES UNDER EIGHT-SAMPLING MODE

| Cases | Critical K <sub>r</sub> | Critical <i>f</i> <sub>c</sub> | Total loop delay<br>T <sub>d</sub> based on (4) |
|-------|-------------------------|--------------------------------|-------------------------------------------------|
| (a)   | 45000                   | 2.4 kHz                        | 22.8 µs                                         |
| (b)   | 70000                   | 3.0 kHz                        | 16.7 μs                                         |
| (c)   | 84000                   | 3.3 kHz                        | 12.5 μs                                         |

\*Case (a) denotes traditional eight-sampling with eight-update.

\*Case (b) denotes eight-sampling with real-time update and the voltage control in ARM ( $T_{update}=6.4 \ \mu s$  as shown in Fig. 8(a)).

\*Case (c) denotes eight-sampling with real-time update and the Voltage control in FPGA ( $T_{update}$ =2.2 µs as shown in Fig. 8(b)).



Fig. 10. Specific relationship among the resonant gain  $K_{\rm r}$ , phase-crossover frequency  $f_{\rm c}$  and time delay  $T_{\rm d}$ .

## B. Experimental results

Fig. 11 shows the states of phase-a voltage, phase-a current and FFT analysis. The resonant gain  $K_r$  is set as different parameters around above-critical  $K_r$ . The system becomes unstable with the increase of the resonant gain up to the value larger than the critical  $K_r$ . The oscillated frequency  $f_c$  and critical  $K_r$  of case(c) are larger than other cases. Moreover, when  $K_r$  is 80000, system under case(c) is stable while other cases are unstable, which validates the effectiveness of minimized time delay by the multi-sampling with real-time update PWM and voltage control distributed in FPGA. In summary, the experimental results are coincident with the theoretical analysis.



Fig. 11. The experimental results from stability to instability with different methods. (a) Traditional eight-sampling with multi-update mode ( $K_r$  from 40000 to 50000). (b) Voltage control in ARM ( $K_r$  from 65000 to 75000). (c) Voltage control in FPGA ( $K_r$  from 80000 to 90000).

## V. CONCLUSION

This paper firstly reveals the mechanism of multisampling with real-time update PWM by graphical illustration and establishes the relationship between the modulation-wave update latency and average digital delay. The motivation of eliminating computation delay and minimizing digital delay is limited by the large update latency and sensor delay. The voltage control implemented in FPGA can minimize the update latency and reduce the digital delay by up to 66% compared with the traditional multi-sampling with multi-update PWM method. Finally, the correctness and effectiveness of the presented methods are indirectly verified by the experiments based on the criticalinstability method.

## ACKNOWLEDGMENT

This work is supported by the program of China Scholarships Council.

#### REFERENCES

- J. Ma, X. Wang, F. Blaabjerg, W. Song, S. Wang, and T. Liu, "Multisampling method for single-phase grid-connected cascaded Hbridge inverters," *IEEE Trans. Ind. Electron.*, vol. 67, no. 10, pp. 8322-8334, Oct. 2020.
- [2] F. Rong, X. Gong, X. Li and S. Huang, "A new voltage measure method for MMC based on sample delay compensation," *IEEE Trans. Power Electron.*, vol. 33, no. 7, pp. 5712-5723, Jul. 2018.
- [3] C. Zou et al., "Analysis of resonance between a VSC-HVDC converter and the AC grid," *IEEE Trans. Power Electron.*, vol. 33, no. 12, pp. 10157-10168, Dec. 2018.
- [4] L. Harnefors, X. Wang, A. G. Yepes, and F. Blaabjerg, "Passivitybased stability assessment of grid-connected VSCs-an overview," *IEEE IEEE Trans. Emerg. Sel. Topics Power Electron.*, vol. 4, no. 1, pp. 116-125, Mar. 2016.
- [5] "Voltage transducer LV25-P," LEM Electronics Co., Ltd., Lyon, France, 2014. [Online]. Available: https://www.lem.com/en/lv-25p.
- [6] D. Pan, X. Ruan, C. Bao, W. Li and X. Wang, "Capacitor-currentfeedback active damping with reduced computation delay for improving robustness of LCL-type grid-connected inverter," *IEEE Trans. Power Electron.*, vol. 29, no. 7, pp. 3414-3427, Jul. 2014.
- [7] D. Yang, X. Ruan and H. Wu, "A real-time computation method with dual sampling mode to improve the current control performance of the LCL-type grid-connected inverter," *IEEE Trans. Ind. Electron.*, vol. 62, no. 7, pp. 4563-4572, Jul. 2015.
- [8] M. Hu et al., "Fast current control without computational delay by minimizing update latency," *IEEE Trans. Power Electron.*, vol. 36, no. 11, pp. 12207-12212, Nov. 2021.
- [9] S. He, D. Zhou, X. Wang and F. Blaabjerg, "Aliasing suppression of multi-sampled current controlled LCL-filtered inverters," *IEEE Trans. Emerg. Sel. Topics Power Electron.*, 2021, Early Access.
- [10] X. Zhang, P. Chen, C. Yu, F. Li, H. T. Do, and R. Cao, "Study of a current control strategy based on multisampling for high-power gridconnected inverters with an LCL filter," *IEEE Trans. Power Electron.*, vol. 32, no. 7, pp. 5023-5034, Jul. 2017.
- [11] L. Corradini and P. Mattavelli, "Modeling of multisampled pulse width modulators for digitally controlled DC-DC converters," *IEEE Trans. Power Electron.*, vol. 23, no. 4, pp. 1839-1847, Jul. 2008.
- [12] X. Wang, P. C. Loh and F. Blaabjerg, "Stability analysis and controller synthesis for single-loop voltage-controlled VSIs," *IEEE Trans. Power Electron.*, vol. 32, no. 9, pp. 7394-7404, Sept. 2017.
- [13] A. G. Yepes, F. D. Freijedo, J. Doval-Gandoy, Ó. López, J. Malvar and P. Fernandez-Comesaña, "Effects of discretization methods on the performance of resonant controllers," *IEEE Trans. Power Electron.*, vol. 25, no. 7, pp. 1692-1712, Jul. 2010.