Aalborg Universitet



# Enhanced current and voltage regulators for stand-alone applications

Federico, de Bosio; Pastorelli, Michele; Antonio DeSouza Ribeiro, Luiz ; Freijedo Fernandez, Francisco Daniel; Guerrero, Josep M.

Published in: Proceedings of IEEE Telecommunications Energy Conference (INTELEC), 2016

DOI (link to publication from Publisher): 10.1109/INTLEC.2016.7749110

Publication date: 2016

Document Version Early version, also known as pre-print

Link to publication from Aalborg University

Citation for published version (APA): Federico, D. B., Pastorelli, M., António DeSouza Ribeiro, L., Freijedo Fernandez, F. D., & Guerrero, J. M. (2016). Enhanced current and voltage regulators for stand-alone applications. In Proceedings of IEEE *Telecommunications Energy Conference (INTELEC), 2016* IEEE Press. https://doi.org/10.1109/INTLEC.2016.7749110

#### **General rights**

Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

- Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
- You may not further distribute the material or use it for any profit-making activity or commercial gain You may freely distribute the URL identifying the publication in the public portal -

#### Take down policy

If you believe that this document breaches copyright please contact us at vbn@aub.aau.dk providing details, and we will remove access to the work immediately and investigate your claim.

# Enhanced current and voltage regulators for stand-alone applications

F. de Bosio, M. Pastorelli Energy Department Politecnico di Torino Torino, Italy L. A.de S. Ribeiro Institute of Electrical Energy Federal University of Maranhao Sao Luis MA, Brazil

*Abstract*— State feedback decoupling permits to achieve a better dynamic response for Voltage Source in stand-alone applications. The design of current and voltage regulators is performed in the discrete-time domain since it provides better accuracy and allows direct pole placement. As the attainable bandwidth of the current loop is mainly limited by computational and PWM delays, a lead compensator structure is proposed to overcome this limitation. The design of the voltage regulator is based on the Nyquist criterion, verifying to guarantee a high sensitivity peak. Discrete-time domain implementation issues of an anti-wind up scheme are discussed as well. Laboratory tests in compliance with the standard for UPS systems (IEC 62040-3) are performed to validate the theoretical analysis.

*Keywords—voltage control; current control; power quality; uninterruptible power systems* 

## I. INTRODUCTION

The spread diffusion of energy sources, interfaced by means of power converters requires demanding dynamics performance of voltage and current regulators. With reference to hierarchical control in microgrids [1], the performance of the overall control structure can be significantly lowered whenever the innermost loops do not guarantee high dynamic performance. The primary control of Voltage Source Inverters (VSIs) for stand-alone applications usually consists of loops in cascade, the innermost one being the inductor or capacitor current regulator.

The current loop is responsible for fast dynamics and should be designed for a bandwidth as wider as possible. Unfortunately, the main limitation in a fully-digital implementation is represented by computational and PWM delays. The outer voltage loop is responsible to track the desired reference with slower dynamics than the current regulator. Among the selection of the controlled states, the inductor current and capacitor voltage are usually preferred. However, the coupling between the two states variables significantly lowers the dynamics and tracking capability of the regulators.

In this context, an active control action to decouple the controlled states can be implemented. As a consequence, the damping and reference tracking capability are significantly improved. Ideally, system dynamics is not affected by the disturbance, represented by the output current in stand-alone applications. However, in real implementations not compensated system delays in the decoupling path forbid to F. D. Freijedo Power Electronics Lab Ecole Polytechnique Federale de Lausanne Lausanne, Switzerland J. M. Guerrero Department of Energy Technology Aalborg University Aalborg, Denmark www.microgrids.et.aau.dk

completely decouple the states, thus reducing the effectiveness of the active control action.

The design of the regulators can be performed starting from the continuous-time domain by deriving Laplacedomain models, which provide a general perception of system dynamics [2]. Subsequently, some discretization method is employed for digital implementation.

However, the mapping from the *s*-domain to the *z*-domain can introduce some mismatch in the poles location [3], specifically for discretization of high-frequency harmonic compensators. On the other hand, the direct design of digital compensators in the discrete-time domain provides more accuracy. In fact, the use of Z-transformation allows to treat the latch effect and time lag precisely [4], without requiring the use of approximated rational transfer functions for modelling system delays [5].

Other advantages can be recognized such as: i) design for direct pole-assignment [6]; ii) improved dynamic performance and robustness of the regulators [7], especially if the current regulator is designed to achieve wide bandwidth [8]. According to the previous discussion, direct design in the discrete-time domain can be considered useful.

As recently proved in [9], the state feedback decoupling action can be improved by leading the capacitor voltage on the decoupling path. However, the analysis is performed in the continuous-time domain and the possibility to widen the current loop bandwidth using a lead compensator on the forward path is not investigated.

This paper is organized as follows. In Section II the analyzed system is introduced paying attention to its corresponding block diagram representation. In Section III the current regulator is designed in the discrete-time domain, together with the lead compensator, to achieve a wider bandwidth. In Section IV the voltage regulator tuning is performed by means of Nyquist criterion. The design of an anti-wind up scheme is also proposed. Finally, in Section V experimental results from a lab-test are shown to support the theoretical analysis.

# II. SYSTEM DESCRIPTION

In a stand-alone configuration, the VSI is usually operated in voltage control mode to provide the desired output voltage. Moreover, a second-order LC filter is employed to smooth the inductor current and output voltage.



Fig. 1. Block diagram of a three phase VSI with voltage and current loops.



Fig. 2. Block diagram representation the closed-loop system in the continuos-time domain.

With reference to Fig. 1, the inner current loop has to track the commands provided by an outer voltage loop. At the same time, rejection of any disturbance within its bandwidth must be guaranteed [10]. The block diagram representation of the closed-loop system in the continuous-time domain is shown in Fig. 2, where  $V_{C\alpha\beta}^*$  and  $I_{L\alpha\beta}^*$  are the voltage and current reference vectors and  $I_{\alpha\alpha\beta}$  is the output current vector, which represents a disturbance to the system. The current and voltage regulators transfer functions (TF) in the continuous-time domain are represented by  $G_i(s)$  and  $G_v(s)$ . A first order Padé approximation of the type  $G_{PWM}(s) \cong$  $[1 - (T_d/2)s]/[1 + (T_d/2)s]$  is used to model computational and PWM delays, where  $T_d = 1.5/f_s$ , being  $f_s$ the switching frequency.  $G_{dec}(s)$  is the TF associated to the decoupling of the controlled states.

Similarly, the closed-loop diagram in the discrete-time domain is shown in Fig. 3. Compared to Fig. 2, system delays can be exactly modelled by one sample delay due to the implemented regular sampled symmetrical PWM strategy [11] and the latch interface from the digital compensators to the physical plant.

#### III. CURRENT REGULATOR DESIGN

The design of the controllers is based on serial tuning. To provide a general perception of the effects of voltage decoupling, the analysis is firstly performed in the continuoustime domain with the system parameters shown in Table I.

| TABLE I. SYST         | System Parameters                                                    |  |
|-----------------------|----------------------------------------------------------------------|--|
| Parameter             | Value                                                                |  |
| Switching frequency   | $f_s = 10 \ kHz$                                                     |  |
| Filter inductor       | $L_f = 1.8  mH$                                                      |  |
| Filter capacitance    | $C_f = 27 \ \mu F$                                                   |  |
| Inductor ESR          | $\dot{R}_f = 0.1 \Omega$                                             |  |
| Resistive linear load | $R_l = 68 \Omega$                                                    |  |
| Nonlinear load        | $C_{NL} = 235 \ \mu F$ $R_{NL} = 155 \ \Omega$ $L_{NL} = 0.084 \ mH$ |  |



Fig. 3. Block diagram representation of the closed-loop system in the discrete-time domain.



Fig. 4. Root locus for the inner current loop with P regulator and without voltage decoupling, neglecting system delays: x - open loop poles;  $\blacksquare$  closed-loop poles for  $k_{pl} = 11.32$ ; o - zeros.

# A. Continuous-time domain modelling

The proportional gain  $k_{pl}$  is set to achieve the desired current loop bandwidth  $(f_{bw})$ . By neglecting the delays of the system, the regulator gain can be evaluated by

$$k_{pI} = 2\pi f_{bw} L_f. \tag{1}$$

For the overall delay  $T_d = 1.5T_s = 150 \,\mu s$  and a bandwidth of 1 kHz, this gain is approximately  $k_{pl} = 11.32$ . With reference to the root locus in Fig. 4, it can be noticed that as the gain is increased, i.e. the bandwidth is widen, higher damping is achieved. It should be noted this behaviour is in contrast with the results where computational and PWM delays are included in the analysis.

On the other hand, as computational and PWM delays are considered in the analysis, the regulator gain for the same bandwidth is  $k_{pl} = 5.61$  (see Fig. 5).

It can be seen that, if the controlled states are coupled, low damping with high overshoot is expected. This trend is not dependent on the gain value. Moreover, as expected, the increment of the gain effectively lowers the system damping. If the states are ideally decoupled (see Fig. 6), the order of the system is lowered to a second order degree and higher damping is achieved with less overshoot for the same bandwidth.

# B. Discrete-time domain modelling

With reference to Fig. 3, the input voltage represents the latched input to the physical system. A P controller and a RL load modelled in the discrete-time domain are considered [8], as shown in Fig. 7. This block diagram in the stationary reference frame can be used for analysis since the ideal

decoupling of the controlled states determines no load dependence.



Fig. 5. Root locus for the inner current loop with P regulator and without voltage decoupling, including system delays: x - open loop poles;  $\blacksquare$  closed-loop poles for  $k_{pl} = 5.61$ ; o - zeros.



Fig. 6. Root locus for the inner current loop with P regulator and ideal voltage decoupling: x – open loop poles;  $\blacksquare$  closed-loop poles for  $k_{pl} = 6.42$ ; o – zeros.



Fig. 7. Simplified block diagram of the current loop closed-loop system in the discrete-time domain.

The closed-loop TF of the inner current loop system in Fig. 7 is

$$\frac{I_{\alpha\beta}(z)}{I_{\alpha\beta}^{*}(z)} = \frac{k_{pl}b}{z^{2} - az + k_{pl}b}$$
(2)  
Where  $b = (1 - e^{-\frac{T_{s}}{\tau_{p}}})/R$ ;  $a = e^{-\frac{T_{s}}{\tau_{p}}}$ .

The corresponding root locus is shown in Fig. 8.

Because of the delay, there is a limitation in the gain to achieve a well-damped system. Since there are two poles and only one variable  $(k_{pl})$  that can change their locations, direct pole placement is not allowed. The designed gain to achieve a damping of  $\xi = 0.662$  is  $k_{pl} = 6.42$ , as reported in Table II. To widen the bandwidth while still preserving a well-damped

closed-loop system, a lead compensator structure as shown in Fig. 9 is designed [12].



Fig. 8. Root locus of RL load including the lag introduced by PWM update.



Fig. 9. Model of RL load including the lag introduced by PWM update, with the model of the lead compensator  $G_L = 1/(1 + k_L z^{-1})$ .

The closed-loop TF becomes

$$\frac{I_{\alpha\beta}(z)}{I_{\alpha\beta}^{*}(z)} = \frac{k_{pl}b}{(z+k_{L})(z-a)+k_{pl}b}.$$
(3)

The poles of this TF must satisfy the relationship

$$z^{2} - (p_{1} + p_{2})z + p_{1}p_{2}$$

$$= z^{2} + (k_{L} - a)z - k_{L}a + k_{pI}b.$$
(4)

being  $p_1, p_2$  the desired pole locations, defined as

$$p_{1,2} = e^{-\xi \omega_n T_s} [\cos(\omega_d T_s) \pm j \sin(\omega_d T_s)],$$
$$\omega_d = \omega_n \sqrt{1 - \xi^2}.$$

Solving the system leads to

$$\begin{cases} k_L = a - (p_1 + p_2) \\ k_{pl} = (p_1 p_2 + k_L a)/b \end{cases}$$
 (5)

Given  $\omega_n = 2\pi 3000 \ rad/s$  and  $\xi = 0.707$ , the poles are located at  $p_{1,2} = 0.0632 \pm j0.254$ . The controller and lead compensator gains are also presented in Table II. The corresponding root locus with the lead compensator  $k_L =$ 0.868 is reported in Fig. 10. The poles location is more on the left compared to Fig. 8, which means the system is faster. Therefore, the proposed technique provides a wider bandwidth for almost the same damping factor.

TABLE II. CURRENT REGULATOR PARAMETERS

| Parameter                                                         | Value                                                     |  |
|-------------------------------------------------------------------|-----------------------------------------------------------|--|
| Proportional gain without lead                                    | $k_{pI} = 6.42$                                           |  |
| Proportional and lead gains $@\omega_n = 2\pi 3000 \text{ rad/s}$ | $\begin{cases} k_{pl} = 16.82 \\ k_L = 0.868 \end{cases}$ |  |



Fig. 10. Root locus of RL load including the lag introduced by PWM update, with the lead compensator:  $k_L = 0.868$ .

#### IV. VOLTAGE REGULATOR DESIGN

The voltage control loop employs PR controllers with lead compensators. The proportional gain  $k_{pV}$  is designed to achieve a bandwidth of around 300 Hz for the voltage regulator. It must be pointed out that such a wide bandwidth can be set because the current regulator bandwidth is spread via the lead compensator on the forward path. The design criterion is based on [9], such that the trajectories of the open loop system on the Nyquist diagram, with the PR regulators at fundamental, 5<sup>th</sup> and 7<sup>th</sup> harmonics, guarantee a sensitivity peak  $1/\eta$  lower than a threshold value. The voltage regulator parameters are shown in Table III.

TABLE III. VOLTAGE REGULATOR PARAMETERS

| Paramet           | er     | Val             | ue                        |
|-------------------|--------|-----------------|---------------------------|
| Proportional gain |        | $k_{pV} = 0.06$ |                           |
|                   | @50Hz  | $k_{iV,1} = 40$ | $\varphi_1 = 3.3^{\circ}$ |
| Integral gains    | @250Hz | $k_{iV,5} = 15$ | $\varphi_5 = 37^\circ$    |
| and lead angles   | @350Hz | $k_{iV,7} = 15$ | $\varphi_7 = 44^{\circ}$  |

The Nyquist diagram with the harmonic compensators at fundamental, 5<sup>th</sup> and 7<sup>th</sup> harmonics is shown in Fig. 11. The sensitivity peak is lower than 0.4, i.e.  $\eta > 0.4$ , thus fulfilling the design requirements. To avoid saturation of the resonant term in the voltage regulator an anti-wind up scheme is implemented, as the one shown in Fig. 12 [13]. No anti-wind up scheme is needed for the current loop since a P controller is used as regulator.



Fig. 11. Nyquist diagram of the system in Fig. 3.



Fig. 12. Anti-wind up scheme based on [13].



Fig. 13. Anti-wind up implementation in the discrete-time domain during normal operation.

According to [13], the controller C(s) should be biproper and minimum phase. If these conditions are satisfied, the controller can be divided into a direct term ( $C_{\infty}$ ) and a strictly proper TF  $\overline{C}(s)$  as

$$C(s) = C_{\infty} + \bar{C}(s) \tag{6}$$

For the case of an ideal PR controller it leads to

$$C_{\infty} = k_{pV}; \quad \bar{C}(s) = k_{iV} \frac{s}{s^2 + \omega_o^2}$$
(7)

$$C(s) = k_{pV} + k_{iV} \frac{s}{s^2 + \omega_o^2}$$
<sup>(8)</sup>

During normal operation, i.e.  $u_{min} < \hat{u}(t) < u_{max}$ , the closed-loop TF, represented within the dotted line in Fig. 12, is equal to C(s). During saturation the input to the controller states is bounded. As the anti-wind up scheme is implemented in the discrete-time domain, some interesting issues arise. In general, the discrete-time implementation of the feedback path in normal operation (without the saturation block) takes the form in Fig. 13. If  $b_0 \neq 0$ , an algebraic loop arises. This is directly related to the discretization method used for  $\overline{C}(s)$ . A possibility to avoid the algebraic loop can be the use of discretization methods like Zero-Order Hold (ZOH), Forward Euler (FE) or Zero-Pole Matching (ZPM), which assure  $b_0 = 0$ . However, the performance of the voltage controller is degraded if FE is used [14] since zero steady-state error is not achieved. This can be seen in Fig. 14, where the frequency response of the controller discretized with these methods is plotted. The gain at resonant frequency is no more infinite if FE is used as discretization method.

### V. EXPERIMENTAL RESULTS

With reference to the system of Fig. 1, lab-tests are performed to validate the theoretical analysis. To this extent, a medium power setup has been built using a Danfoss 2.2 kVA inverter developed for the automotive sector, controlled by dSpace DS1006 platform. Additional information regarding the LC filter and the reference loads used are reported in Table I. All the tests have been performed decoupling the controlled states.



Fig. 14. Frequency response of the resonant controller using ZOH, ZPM and FE.

To effectively compare system dynamics a proportional controller with/without lead compensator is used, and a step change of the inductor current is imposed. Without lead compensator (see Fig. 7), the current response is not well-damped as  $k_{pl}$  is increased [see Fig. 15 (a)]. This result also shows that due to additional losses the experimental setup has more damping than expected. With reference to Fig. 15 (b) the step response is even less damped and with more oscillations as  $k_{pl} = 11.56$ . It is clear that the bandwidth is limited and this is mainly due to system delays.

If the control structure with a lead compensator is implemented (Fig. 9), the bandwidth can be increased respect to the test with a P controller only, for the same  $k_{pl}$  value, still achieving a well-damped response. The step response for  $\omega_n = 6000\pi rad/s$ , corresponding to  $k_{pl} = 16.82$ according to the theoretical analysis, is less oscillatory, as can be seen in Fig. 16 (a).



Fig. 15. Step response – P controller: (a) k<sub>pl</sub> = 6.42, reference (5 A/div), real (5 A/div) and inductor current error (2 A/div) (α-axis);
(b) k<sub>pl</sub> = 16.82, reference (5 A/div), real (5 A/div) and inductor current error (2 A/div) (α-axis).



Fig. 16. Step response – P controller with lead compensator:  $k_{pl} = 16.82$ ,  $k_L = 0.868$ , reference (5 A/div), real (5 A/div) and inductor current error (2 A/div) ( $\alpha$ -axis).

Fig. 17 and Fig. 18 show the control performances including both the voltage and current loops. Voltage decoupling is performed, a P controller is used as current regulator along with the lead compensator and the anti-wind up scheme proposed in the previous section is applied to the voltage regulator.

Fig. 17 (a) shows a full step change from open circuit to rated resistive linear load. The output voltage during transient is compared to the envelope of the voltage deviation  $v_{dev}$  according to IEC 62040-3 normative for UPS systems [see Fig. 17 (b)]. The capacitor voltage reaches steady-state in less than half a cycle after the load step change, verifying by a large extent the requirements imposed by the standard.



Fig. 17. Linear step load changing (0 – 100%): (a) reference (200 V/div), real (200 V/div) and capacitor voltage error (50 V/div) (α-axis);
(b) Dynamic characteristics according to IEC 62040-3 standard for linear loads: overvoltage (v<sub>dev</sub> > 0) and undervoltage (v<sub>dev</sub> < 0).</li>

A diode bridge rectifier with LC output filter supplying a resistive load is used as nonlinear load. Its parameters are reported in Table I. A full step change of the nonlinear load is performed with the harmonic compensator (HC) at fundamental only [see Fig. 18 (a)]. Subsequently, the voltage dynamics and steady-state performance are also verified with additional HC tuned at 5<sup>th</sup> and 7<sup>th</sup> harmonics [see Fig. 18 (b)]. The results show good agreement with the limits imposed by IEC 62040-3 (Uninterruptible power systems (UPS) - Part 3: Method of specifying the performance and test requirements), even for linear loads.



Fig. 18. Step response of the reference voltage: (a) without anti-windup scheme, reference (200 V/div), real (200 V/div) and capacitor voltage error (50 V/div) ( $\alpha$ -axis); (b) with anti-wind up scheme, reference (200 V/div),

# real (200 V/div) and capacitor voltage error (50 V/div) ( $\alpha$ -axis).

## VI. CONCLUSIONS

An active control action based on the decoupling of the controlled states has demonstrated to provide better dynamics of power converters for stand-alone applications. The analysis proposed investigates other design and implementation features related to islanding application. Firstly, to enhance the current regulator dynamics, a lead compensator structure in the forward path is implemented. Its feasibility to widen the bandwidth, still preserving a well-damped system, has been demonstrated. This improvement in the current regulator permits to widen the bandwidth of the voltage loop. As the bandwidth of the voltage loop is widen, an anti-wind up scheme is even more needed. The proposed design in the discrete-time domain avoids algebraic loops, which could arise depending on the discretization method.

Experimental tests based on step response and step load change have been performed to verify the compliance with the standard IEC 62040-3 for UPS systems.

#### ACKNOWLEDGEMENT

This work was supported in part by the National Natural Science Foundation of Brazil - CNPq, Schneider Electric/Brazil, and CEMAR.

#### References

- [1] J. C. Vasquez, J. M. Guerrero, M. Savaghebi, J. Eloy-Garcia, and R. Teodorescu, "Modeling, Analysis, and Design of Stationary-Reference-Frame Droop-Controlled Parallel Three-Phase Voltage Source Inverters" *IEEE Trans. Ind. Electron.*, vol. 60, no. 4, pp. 1271-1280, 2013.
- [2] D. M. Van de Sype, K. De Gussemé, F. M. L. L. De Belie, A. P. Van den Bossche, and J. A. Melkebeek, "Small-Signal z- Domain Analysis of Digitally Controlled Converters" *IEEE Trans. Power Electron.*, vol. 21, no. 2, pp. 470-478, 2006.
- S. Buso and P. Mattavelli, *Digital Control in Power Electronics* vol. 1: Morgan & Claypool Publishers, 2006.

- [4] Y. Ito and S. Kawauchi, "Microprocessor based robust digital control for UPS with three-phase PWM inverter" *IEEE Trans. Power Electron.*, vol. 10, no. 2, pp. 196-204, 1995.
- [5] F. de Bosio, L. A. de S. Ribeiro, M. S. Lima, F. D. Freijedo, J. M. Guerrero, and M. Pastorelli, "Current control loop design and analysis based on resonant regulators for microgrid applications" in *IEEE Conf. Rec. IECON*, Yokohama, Japan, pp. 5322 5327, 2015.
- [6] M. Hinkkanen, H. Awan, Z. Qu, T. Tuovinen, and F. Briz, "Current Control for Synchronous Motor Drives: Direct Discrete-Time Pole-Placement Design" *IEEE Trans. Ind. Appl.*, vol. 52, no. 2, pp. 1530-1541, 2016.
- [7] H. Kum-Kang and R. D. Lorenz, "Discrete-Time Domain Modeling and Design for AC Machine Current Regulation" in *IEEE Conf. Rec. 1AS*, New Orleans, LA, USA, pp. 2066-2073, 2007.
- [8] K. Hongrae, M. W. Degner, J. M. Guerrero, F. Briz, and R. D. Lorenz, "Discrete-Time Current Regulator Design for AC Machine Drives" *IEEE Trans. Ind. Appl.*, vol. 46, no. 4, pp. 1425-1435, 2010.
- [9] F. de Bosio, L. A. de S. Ribeiro, F. D. Freijedo, M. Pastorelli, and J. M. Guerrero, "Effect of state feedback coupling and system delays on the transient performance of stand-alone VSI with LC output filter" *IEEE Trans. Ind. Electron.*, vol. PP, no. 99, pp. 1-1, 2016.
- [10] P. Mattavelli, "An improved deadbeat control for UPS using disturbance observers" *IEEE Trans. Ind. Electron.*, vol. 52, no. 1, pp. 206-212, 2005.
- [11] D. G. Holmes and T. A. Lipo, Pulse Width Modulation for Power Converters: Principles and Practice: Wiley-IEEE Press, 2003.
- [12] B. P. McGrath, S. G. Parker, and D. G. Holmes, "High Performance Stationary Frame AC Current Regulation Incorporating Transport Delay Compensation" *EPE Journal*, vol. 22, no. 4, pp. 17-24, 2012.
- [13] G. C. Goodwin, S. F. Graebe, and M. E. Salgado, Control System Design, 1st ed., Valparaíso: Pearson, 2000.
- [14] A. G. Yepes, F. D. Freijedo, J. Doval-Gandoy, O. López, J. Malvar, and P. Fernandez-Comesaña, "Effects of Discretization Methods on the Performance of Resonant Controllers" *IEEE Trans. Power Electron.*, vol. 25, no. 7, pp. 1692-1712, 2010.