Aalborg Universitet



# **Complex-Vector PLL for Enhanced Synchronization with Weak Power Grids**

Yang, Dongsheng; Wang, Xiongfei; Blåbjerg, Frede; Liu, Fangcheng; Xin, Kai; Liu, Yunfeng

Published in: Proceedings of 2018 IEEE 19th Workshop on Control and Modeling for Power Electronics (COMPEL)

DOI (link to publication from Publisher): 10.1109/COMPEL.2018.8459976

Publication date: 2018

**Document Version** Accepted author manuscript, peer reviewed version

Link to publication from Aalborg University

Citation for published version (APA): Yang, D., Wang, X., Blåbjerg, F., Liu, F., Xin, K., & Liu, Y. (2018). Complex-Vector PLL for Enhanced Synchronization with Weak Power Grids. In *Proceedings of 2018 IEEE 19th Workshop on Control and Modeling* for Power Electronics (COMPEL) (pp. 1-6). Article 8459976 IEEE Press. https://doi.org/10.1109/COMPEL.2018.8459976

#### **General rights**

Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

- Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
- You may not further distribute the material or use it for any profit-making activity or commercial gain You may freely distribute the URL identifying the publication in the public portal -

#### Take down policy

If you believe that this document breaches copyright please contact us at vbn@aub.aau.dk providing details, and we will remove access to the work immediately and investigate your claim.

# Complex-Vector PLL for Enhanced Synchronization with Weak Power Grids

## Abstract

This paper proposes a complex-vector phase-locked loop (PLL) that can eliminate the frequency-coupling terms caused by the asymmetric dynamics of conventional PLL. In the approach, a complex phase angle with both real and imaginary components is introduced, which enables to control the direct and quadrature axis components symmetrically, and thus the original multiple-input multiple-output (MIMO) system can be simplified to single-input single-output (SISO) complex transfer functions, which greatly simplifies the system stability analysis. Moreover, the dangerous subsynchronous oscillation hazard with the conventional PLL can be avoided, and the SISO impedance shaping technique can be utilized to enhance the grid synchronization stability under the weak grid condition. The complex-vector PLL is verified by both the theoretical analysis and experimental tests.

## I. Introduction

Over the past decade, renewable energy based distributed power generations have been continuously integrated into power grids. More and more power electronic components are being used as the interface in the renewable power plants and distribution networks. Despite great advantages of power electronics in terms of high controllability and improved efficiency, they may also bring in various of resonance and stability issues due to the interactions between the wideband control loops, the passive power filters, as well as the grid impedance [1].

To effectively address these challenges, the impedance-based approach has been recently developed in [2], which not only provides an intuitive insight of the interactions among the power converters but also enables to reshape output impedance for stabilizing the power system. With this method, a converter, including the whole control system, and the passive filters as an output impedance connected with a voltage or current source. Depending on the chosen frames, different linearization methods have to be utilized to establish impedance model of the converter, resulting in the dq-domain impedance model [3] and the sequence-domain impedance model [4]. The mathematical relations between the two models are established in [5], and it is revealed that all the models should have the same stability implications.

In order to characterize the dynamics of the phase-locked loop (PLL), matrix-based impedances model has to be used to represent the frequency coupling effects induced by the inherent asymmetry of PLL [5]. As a result, the General Nyquist Criterion (GNC) should be utilized for assessing the stability of this multi-input multi-output (MIMO) system. Many efforts have been made to approximate the MIMO system to single-input and single-output (SISO) system for simplification [6]. However, as emphasized in [7], even though the couplings are small in magnitude, neglecting them results in a wrong estimation of system stability. Moreover, the frequency coupling effect tends to introduce a sideband oscillation below the fundamental frequency, which can easily propagate in the power system and may trigger the dangerous subsynchronous oscillations (SSO) together with the traditional power plant [5].

In this paper, the complex-vector phase-locked loop (PLL) is proposed, which can remove the frequencycoupling issues directly by tracking the complex phase angle, i.e., the phase angle with both the real part and imaginary part. In this way, the PLL is symmetric by nature and can be represented by SISO impedance model, which can greatly simplify stability analysis and eliminate the SSO hazard caused by PLL. Meanwhile, the impedance shaping can be easily implemented to enhance the grid synchronization stability under the weak grid conditions.

## **II. Control Scheme of the Complex-Vector PLL**

For good comparison, the control scheme of the conventional PLL is depicted in Fig. 1, where the input of PLL is merely the q-axis voltage. Hence, this asymmetric control structure will introduce frequency couplings when the dynamics of PLL are included, and asymmetric transfer matrices with the cross-couplings between the d- and q-axis components are inevitable [4], which will introduce the frequency coupling effects. To address this issue, the complex-vector PLL is proposed, of which the control scheme is shown in Fig. 2.

Different from the conventional PLL, the input of complex vector PLL contain both *d*-axis and *q*-axis voltages. The output of the complex vector PLL is also the complex phase angle  $\boldsymbol{\theta}$ , which includes both the *d* and *q* components. Hence the control structure is symmetric which can remove the frequency couplings. As seen, in order to use the complex phase angle  $\boldsymbol{\theta}$  to do dq transformation, the transformation rule should be modified accordingly. In complex vector form, it can be expressed as:

$$\mathbf{v}_{dq}^{c} = e^{-j\theta} \cdot \mathbf{v}_{\alpha\beta} = e^{-j\left(\theta_{d} + j\theta_{q}\right)} \cdot \mathbf{v}_{\alpha\beta}$$
(1)

In real vector form, it can also be expressed as:

$$\begin{bmatrix} v_d^c \\ v_q^c \end{bmatrix} = e^{\theta_q} \begin{bmatrix} \cos \theta_d & \sin \theta_d \\ -\sin \theta_d & \cos \theta_d \end{bmatrix} \begin{bmatrix} v_\alpha \\ v_\beta \end{bmatrix}$$
(2)



Fig. 1. Control scheme of the conventional PLL

Fig. 2. Control scheme of the complex-vector PLL

# **III. Small-signal Modeling**

For better illustration, two dq frames are defined in this paper. One is the grid dq frame that defined by the phase angle of fundamental positive-sequence grid voltage  $\mathbf{v}_g$ , denoted as  $\theta_1$ . The other is the converter dq frame, which is defined by the phase angle obtained from PLL, denoted as  $\boldsymbol{\theta}$ . Vectors in the converter dq frame will be denoted with the superscript *c*. Given a perturbation on the grid voltage in the grid dq-frame,  $\Delta \mathbf{v}$ , the grid voltage in the stationary  $\alpha\beta$  frame can be expressed as

$$\mathbf{v}^{s} = \mathbf{v}_{\alpha} + j\mathbf{v}_{\beta} = (V_{1} + \Delta \mathbf{v})e^{j\theta_{1}}$$
(3)

where  $V_1$  is the steady-state grid voltage aligned to the *d*-axis, i.e. the steady-state grid voltage vector,  $V_1 = V_1 + j0$ . The response of the detected complex phase  $\theta$  corresponding to the voltage perturbation can be given as

$$\boldsymbol{\theta} = \boldsymbol{\theta}_1 + \boldsymbol{\Delta}\boldsymbol{\theta} \tag{4}$$

Thus, the output voltage of the *dq* transformation is derived as below:

$$\mathbf{v}^{\mathbf{c}} = \mathbf{v}^{\mathbf{s}} e^{-j\boldsymbol{\theta}} = (V_1 + \Delta \mathbf{v}) e^{-j\Delta\boldsymbol{\theta}} \approx (V_1 + \Delta \mathbf{v}) (1 - j\Delta\boldsymbol{\theta}) \Longrightarrow \Delta \mathbf{v}^{\mathbf{c}} = \mathbf{v}^{\mathbf{c}} - \mathbf{v}_1^{\mathbf{c}} \approx \Delta \mathbf{v} - jV_1 \Delta\boldsymbol{\theta}$$
(5)

Then, considering the PLL controller  $G_{pll}(s)$ , the detected phase variation  $\Delta \theta$  is given by

$$\Delta \boldsymbol{\theta} = -jG_{pll}(s) \cdot \frac{1}{s} \cdot \Delta \mathbf{v}^{\mathbf{c}}$$
(6)

Substituting (6) into (5), yields

$$\Delta \boldsymbol{\theta} = -j \frac{G_{pll}(s)}{s + G_{pll}(s)V_1} \Delta \mathbf{v}$$
(7)

(7) clearly shows the PLL phase angle dynamics with respective to a small signal grid voltage variation. By substituting (7) back into (5), the relationship between the grid voltage variations in the converter dq frame and grid dq frame can be obtained by:

$$\Delta \mathbf{v}^{\mathbf{c}} = \Delta \mathbf{v} - jV_{1}\Delta \boldsymbol{\theta} = \Delta \mathbf{v} - jV_{1} \cdot \left(-j\frac{G_{pll}(s)}{s + G_{pll}(s)V_{1}}\Delta \mathbf{v}\right) = \underbrace{\frac{s}{s + G_{pll}(s)V_{1}}\Delta \mathbf{v}}_{H_{PLL1}(s)}$$
(8)

Similarly, the injected grid current in the stationary  $\alpha\beta$  frame can be given by:

$$\mathbf{i}^{s} = \mathbf{i}^{c} e^{j\boldsymbol{\theta}} = \mathbf{i} e^{j\boldsymbol{\theta}_{1}} \tag{9}$$

So the grid currents in the converter dq frame can be derived as:

$$\mathbf{i}^{\mathbf{c}} = \mathbf{i}^{\mathbf{s}} e^{-j\theta} = (\mathbf{i}_{1} + \Delta \mathbf{i}) e^{-j\Delta\theta} \approx (\mathbf{i}_{1} + \Delta \mathbf{i}) (1 - j\Delta\theta) \Longrightarrow \Delta \mathbf{i}^{\mathbf{c}} = \mathbf{i}^{\mathbf{c}} - \mathbf{i}_{1} \approx \Delta \mathbf{i} - j\mathbf{i}_{1}\Delta\theta$$
(10)

where  $\mathbf{i}_1$  is the steady-state grid current in converter dq frame, which is also equal to steady-state grid current in the grid dq frame.

By substituting (7) to (11), the small signal-perturbation of the grid current in the converter dq frame can be derived as:

$$\Delta \mathbf{i}^{c} \approx \Delta \mathbf{i} - j \mathbf{i}_{1} \Delta \boldsymbol{\theta} = \Delta \mathbf{i} - \underbrace{\frac{G_{pll}(s) \cdot \mathbf{i}_{1}}{s + G_{pll}(s) V_{1}}}_{H_{pll/2}(s)} \Delta \mathbf{v}$$
(11)

According to (8) and (11), the control block diagram of the grid-connected converter considering the complex vector PLL dynamics is shown in Fig. 3 (a), where  $G_i(s)$ is the current controller,  $G_d(s)$  is 1.5 times of switching period digital control delay that introduced by the computation and PWM modulation,  $Y_p(s)$  is the admittance of the converter-side inductor, expressed as  $Y_p(s)=1/(s+j\omega_1)L$ . The closed-loop response of the current control system can thus be given by

$$\mathbf{i}^{c} = \underbrace{\frac{T(s)}{1+T(s)}}_{G_{cl}(s)} \mathbf{i}^{c}_{ref} - \underbrace{\frac{Y_{p}(s)}{1+T(s)}}_{Y_{cl}(s)} \mathbf{v}^{c}$$
(12)

where T(s) is the open loop gain of the current control, given by:

$$T(s) = G_i(s)G_d(s)Y_p(s)$$
(13)



Converter dq frame

(b)

Accordingly, Fig. 3(a) can be simplified as shown in Fig. Fig. 3. Block diagram of the grid converter 3 (b). As seen, the complex vector PLL affects converter considering the dynamics of complex vector PLL (a) output admittance in two ways: (1) change the closed-original diagram (b) equivalent diagram

loop admittance from  $Y_{cl}(s)$  to  $H_{PLL1}(s)Y_{cl}(s)$ ; (2) introduce a parallel admittance  $-H_{PLL2}(s)$ . Since  $H_{PLL1}(s)$  and  $H_{PLL2}(s)$  are SISO transfer functions, the system stability analysis can be greatly simplified.

# **IV** Stability Analysis

### A. Admittance Characteristics

According to Fig. 3(b), the complex vector PLL shapes the original closed-loop admittance  $Y_{cl}(s)$ , and the shaping function  $H_{PLL1}(s)$  can be written by:

$$H_{PLL1}(s) = \frac{s}{s + G_{pll}(s)V_1} = \frac{1}{1 + T_{pll}(s)}$$
(14)

where  $T_{pll}(s)$  is the open loop gain of the PLL, given by:

$$T_{pll}(s) = V_1 G_{pll}(s) \frac{1}{s}$$
(15)

Therefore,  $H_{PLL1}(s)$  can be treated as the high-pass filter and its corner frequency is equal to the crossover frequency of  $T_{pll}(s)$ . Therefore, the magnitude of  $H_{PLL1}(s)Y_{cl}(s)$  can be neglected at 0Hz in dq frame.

An additional admittance introduced by PLL is given by:

$$-H_{PLL2}(s) = -\frac{G_{pll}(s) \cdot \mathbf{i}_1}{s + G_{pll}(s)V_1} = -\frac{T_{pll}(s)}{1 + T_{pll}(s)} \cdot \frac{\mathbf{i}_1}{V_1}$$
(16)

Therefore, this admittance can be treated as the negative admittance  $-\mathbf{i}_1/V_1$  within the crossover frequency of  $T_{pll}(s)$ , which could impose a significant adverse impact on the system stability.

# B. Impedance Shaping to Enhance the Grid Synchronization Stability

Since the admittance introduced by  $-H_{PLL2}(s)$  has an adverse impact on the grid synchronization stability, impedance shaping can be used to enhance the system stability. The basic concept is to introduce a positive admittance to cancel negative admittance of  $-H_{PLL2}(s)$ . Since the admittance characteristic of  $-H_{PLL2}(s)$  at 0Hz is determined by power delivering demand, a high pass filter should be introduced and the desirable positive admittance that generated by impedance shaping can be given by:



Fig. 4. Impedance shaping scheme

$$H_{PLL2}(s) = \frac{T_{pll}(s)}{1 + T_{pll}(s)} \cdot \frac{\mathbf{i}_1}{V_1} \cdot \frac{s}{s + \omega_L}$$
(17)

This can be realized by introduced an additional feedforward function  $G_{ff}(s)$  from  $\Delta \mathbf{v}^{e}$  to  $\Delta \mathbf{i}^{e}_{ref}$ , as shown in Fig. 4. Assumed that  $G_{cl}(s)$  can be treated as unit gain at interested frequency range, the feedforward function can be derived as:

$$G_{ff}(s) = \frac{H_{PLL2}(s)}{H_{PLL1}(s)} = T_{pll}(s) \cdot \frac{\mathbf{i}_1}{V_1} \cdot \frac{s}{s + \omega_L} = \mathbf{i}_1 \cdot \frac{G_{pll}(s)}{s + \omega_L}$$
(18)

In this case, the grid synchronization stability can be improved without compromising PLL control bandwidth.

# **IV. Experimental Verification**

The experimental setup is built to verify the analytical results and the effectiveness of the proposed complex vector PLL. The weak grid is realized by connecting the inductors with the regenerative grid simulator Chroma 61845, the VSC is implemented by Danfoss FC103P11KT 11 and the control

algorithms are programmed in the dSPACE1007. The circuit = parameters are shown in Table I, where the grid voltage is intentionally reduced to create the weak grid condition with f SCR = 1.5. Using the conventional PLL, the converter f becomes unstable and soon triggered off when the crossover f frequency of the PLL is set at 30Hz, as shown in Fig 5(a). f However, when the proposed complex-vector PLL with impedance shaping is used, the system becomes stable for the same control parameters, as shown in Fig 5(b). More experimental results will be presented in the full paper.



Fig. 5. Dynamic waveforms with a step change of active power reference between 0.6 p.u. to 1 p.u.

# V. Conclusions and Future Work

In this paper, the complex-vector PLL is proposed to remove the frequency coupling issues. The small signal modeling of the complex-vector PLL dynamics is established, which can be represented by the SISO complex transfer functions. Based on which, the adverse impact of the PLL is investigated from the view of physical interpretation, and the impedance shaping method is proposed to enhance the grid synchronization stability under the weak grid condition. The experimental results verify the effectiveness of the proposed method. More stability analysis and experimental results will be presented in full paper.

#### References

- [1] X. Wang; F. Blaabjerg, W. Wu, "Modeling and analysis of harmonic stability in an AC power-electronics-based power system," *IEEE Trans. Power Electron.*, vol. 29, no. 12, pp. 6421-6432, Dec., 2014.
- [2] J. Sun, "Impedance-based stability criterion for grid-connected inverters," *IEEE Trans. Power Electron.*, vol. 26, no. 11, pp. 3075–3078, Nov., 2011.
- [3] B.Wen, D. Boroyevich, R. Burgos, P.Mattavelli, and Z. Shen, "Analysis of D-Q small-signal impedance of grid-tied inverters," IEEE Trans. Power Electron., vol. 31, no. 1, pp. 675–687, Jan. 2016.
- [4] M. Cespedes and J. Sun, "Impedance modeling and analysis of grid-connected voltage-source converters," IEEE Trans. Power Electron., vol. 29, no. 3, pp. 1254–1261, Mar. 2014.
- [5] X. Wang, L. Harnefors, and F. Blaabjerg, "Unified impedance model of grid-connected voltage-source converters," *IEEE Trans. Power Electron.*, vol. 33, no. 2, pp. 1775–1787, Feb. 2018.
- [6] C. Zhang, X. Cai, A. Rygg, and M. Molinas, "Sequence domain SISO equivalent models of a grid-tied voltage source converter system for small-signal stability analysis," IEEE Trans. Energy Convers., in press.
- [7] M. K. Bakhshizadeh et al., "Couplings in Phase Domain Impedance Modelling of Grid-Connected Converters," *IEEE Trans. Power Electron.*, vol. 31, no. 10, pp. 6792–6796, 2016.

TABLE I PARAMETERS OF POWER CONVERTER

|                 | Parameter                                  | Values    |
|-----------------|--------------------------------------------|-----------|
| V <sub>dc</sub> | Input dc-link voltage                      | 600 V     |
| $V_1$           | Rated line to line grid voltage, RMS       | 126 V     |
| î               | Grid fundamental frequency                 | 50 Hz     |
| e<br>sw         | Inverter switching frequency               | 10 kHz    |
| r<br>s          | Inverter control sampling frequency        | 10 kHz    |
| D <sub>n</sub>  | Rated power                                | 3050W     |
| L <sub>1</sub>  | Inverter-side inductor                     | 1mH       |
| Cr              | Filter capacitor                           | $20\mu F$ |
| $L_t$           | Equivalent grid-side inductor( $L_2+L_g$ ) | 11mH      |
| SCR             | Short Circuit Ratio                        | 1.5       |