Analysis of Class-DE PA Using MOSFET Devices With Non-Equally Grading Coefficient


Published in:
IEEE Transactions on Circuits and Systems Part 1: Regular Papers

DOI (link to publication from Publisher):
10.1109/TCSI.2019.2896542

Publication date:
2019

Document Version
Accepted author manuscript, peer reviewed version

Link to publication from Aalborg University

Citation for published version (APA):

General rights
Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

- Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
- You may not further distribute the material or use it for any profit-making activity or commercial gain
- You may freely distribute the URL identifying the publication in the public portal

Take down policy
If you believe that this document breaches copyright please contact us at vbn@aub.aau.dk providing details, and we will remove access to the work immediately and investigate your claim.
Analysis of Class-DE PA Using MOSFET Devices With Non- Equally Grading Coefficient

Ali Lotfi, Akihiko Katsuki, Member, IEEE, Fujio Kurokawa, Fellow, IEEE, Hiroo Sekiya, Senior Member, IEEE, Marian K. Kazimierczuk, Fellow, IEEE, and Frede Blaabjerg, Fellow, IEEE

Abstract—The design and analysis of a new operation-mode of the class-DE power amplifier (PA) using two MOSFETs with the non-equal grading coefficient is introduced. The PA uses the optimum shunt capacitance for each MOSFET to achieve zero voltage switching (ZVS) condition and wide range for the load-resistance point of view. As compared with the conventional class-DE PA, this configuration has low value of the series inductance that is reduced the power dissipation. A design procedure with intuitive curves is obtained that are implemented using a different grading coefficient for two MOSFETs. These criteria prepared an effective approach regardless of the fixed shunt capacitance for achieving ZVS condition. The desired operation of the class-DE PA is guaranteed by converging of design parameters and required output power. Moreover, non-similar switches provide reduced switch power dissipations and the number of the driving circuit PA. The simulation and experiment results are approved by implementing the outlined theoretical relationships for a fabricated class-DE PA at 4-MHz switching frequency and obtained 12.1-W output power.

Index Terms—Class-DE power amplifier, switch stress, zero voltage switching (ZVS), zero-derivative switching (ZDS), loaded-quality factor, high efficiency, load-resistance.

I. INTRODUCTION

THE class-DE Power Amplifier (PA) is a developed configuration of a class-D PA topology based on the satisfaction of the class-E nominal conditions, i.e., both zero-voltage switching (ZVS) and zero-derivative switching (ZDS) conditions simultaneously. This operation-mode is obtained using a parallel capacitance to each switch device in the class-D PA configuration [1]–[3]. The active device, i.e., transistor operation-mode with the switching characteristic makes zero-power dissipation and theoretically 100% power conversion efficiency. The class-DE operation-mode is one of an efficient way to satisfy the critical requirements of high-efficiency power amplifiers (PAs) for high-speed wireless communication systems [4]–[6]. The energy consumption in the transmitter is nominated by the function of the PA module. Therefore, the class-DE PA family has been capable to create an effective design environment in high-efficiency and high-frequency power converters. The effect of two parallel capacitances between the drain and the source of the MOSFETs is nominated with the increment of the operating frequency [7]–[10]. The accurate tuning of parallel capacitances is the main critical procedure to satisfy the class-E conditions. The required shunt capacitance is achieved by adding a linear external capacitance with two MOSFETs. On the other hand, the MOSFET drain-source parasitic capacitance is a nonlinear element, which has considerably valued as the operating frequency is increased.

The conventional class-DE operation-mode is designed using two similar MOSFETs with equal grading coefficient m of the MOSFET body junction diode [11]–[14]. In this case, the required shunt capacitance is fixed to satisfy both ZVS and ZDS conditions. The main design study for the class-DE PA is done with the linear parallel capacitance using some assumptions to obtain the circuit components value under the fixed duty ratio 0.25 for same two switches [15]–[17]. These design equations obtained the steady-state response for both switch and output waveforms that are limited with the design specifications such as dc-supply voltage, output power, and load-resistance. However, the adjustments of design parameters and optimization of components value are impossible to obtain desired load resistance with a proper degree of the design freedom [18]–[20]. Although these restrictions can be solved by inserting the linear external parallel capacitance, but this design approach needs to tune with an accurate value of these components using a complicated procedure. In [21] and [22], two types of the class-DE PA configuration with a linear external and nonlinear parasitic capacitance in parallel configuration with two same MOSFETs devices are defined. In this configuration, the required parallel capacitances become considerable as the same the operating frequency is raised. The parasitic capacitance has a nonlinear function in terms of the grading coefficient m for the MOSFET body
junction diode. Therefore, several design researches have been studied with same MOSFETs as switching device from an equal grading coefficient $m$ for the MOSFET body junction diode point of view [18]–[23]. This phenomenon becomes a determinative parameter when two MOSFETs are similar by the inductor for the series-resonant filter leads to its large value. Consequently, the power dissipation is raised considerably. On the other hand, both the maximum operating frequency and load-resistance related to output power are determined by the required parallel capacitance, which leads to a design forced area for using two MOSFETs with a large output capacitance and same grading coefficient $m$. The charge or discharge time of the dead-time intervals for the class-DE PA is determined by adjusting the required parallel capacitances. This case gives high resistive power-dissipation at high-frequency operation. Although, a one possible solution is the variation of the input signal duty ratio [24]–[26], but same MOSFETs required a high-quality factor that leads to non-sinusoidal output waveform and power dissipations. However, the outstanding advantage of the class-DE PA is the implementation of the parasitic capacitance under ZVS and ZDS conditions. This important specification is considerably disturbed when two MOSFETs are same as increasing the switching operation frequency. The ratio of the voltage across the output inductor to the dc-supply voltage is described in terms of the nonlinear parallel capacitance and grading coefficient $m$ for each MOSFET. The discrete MOSFET products have a fixed grading coefficient $m$. However, obtaining an efficient class-DE PA operation would need a specific MOSFET with having a required parasitic capacitance and grading coefficient $m$. The combination of two MOSFETs with a different grading coefficient $m$ as a switching device, prepared a widely design area to tune the required parallel capacitance. Therefore, the theory and design approach for the class-DE PA with a nonlinear parallel capacitance using different MOSFETs effectively governs the PA operation that is unknown yet.

This paper introduced a new operation-mode for the class-DE PA with two non-similar switching devices. The soft-switching performance of the proposed PA with a low value of the inductor for series resonant filter results in lower power dissipation than the conventional one. Moreover, the implementation of the grading coefficient $m$ of two MOSFETs body junction diode as tuning parameter causes the absorption of the parallel capacitance without any change in the circuit topology.

II. PRINCIPLE OPERATION OF CIRCUIT CONFIGURATION

A. Circuit Description

The primary configuration of the class-DE PA with only nonlinear parallel capacitance with switching devices depicted in Fig. 1. To obtain the theoretical operation of the PA, it is assumed that the class-E ZVS and ZDS conditions for switch $S_1$ and $S_2$ at the switching instant are satisfied as

$$v_{s1}(2\pi) = 0, \quad \left. \frac{dv_{s1}(\theta)}{d\theta} \right|_{\theta=2\pi} = 0,$$

$$v_{s2}(\pi) = 0, \quad \left. \frac{dv_{s2}(\theta)}{d\theta} \right|_{\theta=\pi} = 0,$$

where $v_{s1}$ and $v_{s2}$ denote the switch voltage for $S_1$ and $S_2$, respectively. Also, the elements of the circuit are dc-supply voltage $V_{DD}$, a series resonant-filter $L-C$, and a load-network $R$. Two non-similar MOSFETs with non-equal grading coefficient $m$ are implemented as the switching elements while only nonlinear parallel parasitic capacitances $a C_{s1}$ and $C_{s2}$. Note that the duty ratio of the class-DE PA operation is 0.25. All switching and passive components are assumed as zero-parasitic resistances. Therefore, the

---

Fig. 1. Class-DE PA arrangement with a nonlinear parallel capacitance. (a) Basic circuit topology. (b) Idealized equivalent circuit.

Fig. 2. Class-DE PA operation mode for each interval. (a) $0 \leq \theta < \pi/2$. (b) $\pi/2 \leq \theta < \pi$. (c) $\pi \leq \theta < 3\pi/2$. (d) $3\pi/2 \leq \theta < 2\pi$. 

---
The general expression between the dc-supply voltage and circuit for each operating mode is shown in Fig. 2. The steady-state operation-modes and waveforms of the equivalent circuit operation is obtained as depicted in Fig. 1(b).

The class-DE PA operates in four modes, and the equivalent circuit operation is obtained as depicted in Fig. 1(b). This mode is started from the switch $s_1$ on and turning the switch $s_2$ off. The switch voltages in this interval are in fixed values as $v_{s1}(θ) = 0$, and $v_{s2}(θ) = V_{DD}$. (4)

Due to the constant value of two switches voltage, the current through the shunt capacitances and $s_2$ is

$$i_{Cs1}(θ) = i_{Cs2}(θ) = i_{s2}(θ) = 0.$$ (5)

Generally, the loaded quality factor for the output resonant filter can be determined as

$$Q = \frac{ω L}{R},$$ (6)

The loaded quality factor in (6) is assumed to be high enough, and the output current is purely sinusoidal that is expressed as

$$i_o(θ) = I_m \sin(θ + ϕ) = \frac{V_m}{R} \sin(θ + ϕ),$$ (7)

It can be concluded from (5) and (7) that the switching current in $S_1$ is given by

$$i_{s1}(θ) = -I_m \sin(θ + ϕ).$$ (8)

The slope of the switch voltage $v_{s1}$ at dead-time intervals is expressed as

$$\frac{dv_{s1}(θ)}{dθ} = -\frac{I_m \sin(θ + ϕ)}{ω (C_{s1} + C_{s2})},$$ (9)

where $C_{s1}$ and $C_{s2}$ are expressed as

$$C_{s1} = \frac{C_{j01}}{1 + \frac{v_{s1}}{V_{bi1}}} m_{1} = \frac{C_{j01}}{1 + \frac{V_m - v_{s1}}{V_{bi1}}} m_{1},$$ (10)

and

$$C_{s2} = \frac{C_{j02}}{1 + \frac{v_{s2}}{V_{bi2}}} m_{2} = \frac{C_{j02}}{1 + \frac{V_m - v_{s2}}{V_{bi2}}} m_{2},$$ (11)

respectively. In (10) and (11), $V_{bi}$ is the built-in potential, whose typical value is in the region from 0.5 to 0.9 V for silicon MOSFETs, $v_{s1}$ is the voltage between the drain and source, $C_{j0}$ is the junction capacitance at $v_{s1} = 0$, and $m$ is the grading coefficient of a body junction diode. This analysis is performed with only MOSFET nonlinear drain-source parasitic capacitance as parallel capacitances for two non-similar switches. The output capacitances of three MOSFETs are plotted in Fig. 4 in terms of the switching voltage normalized by the dc-supply voltage. It can be seen from this figure that the value of capacitance depends on the grading coefficient $m$ where the choice of each switch infused this parameter.

As it can be realized from (9), the total of $C_{s1}$ and $C_{s2}$ individualized the slope of the switch voltage. Three types of power MOSFETs with distinguished different parameters are summarized in Table I [27], [28], to perceive non-similar switching devices in the proposed class-DE PA operation.

The summarized output capacitance with the combination of each type of MOSFET is depicted in Fig. 5. It can be observed that the total required parallel capacitance can be tuned by varying of the grading coefficient $m$. In the similar two switches case, the total parallel capacitance is decreased as the increment of the grading coefficient. On the other hand, in non-similar case, this value can be adjusted by the combination of each type of MOSFET without any external circuit tuning. Moreover, the value of this capacitance is considerably increased. This case proved the effectiveness of this approach and the analytical expression relationships.

---

**Table I**

<table>
<thead>
<tr>
<th>MOSFET</th>
<th>$m$</th>
<th>$V_{bi}$ (V)</th>
<th>$C_{j0}$ (pF)</th>
<th>$r$ (Ω)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2SK2504</td>
<td>0.0682</td>
<td>0.8</td>
<td>217</td>
<td>0.1</td>
</tr>
<tr>
<td>IRFZ24N</td>
<td>0.3</td>
<td>0.51</td>
<td>297</td>
<td>0.07</td>
</tr>
<tr>
<td>IRF530</td>
<td>0.5</td>
<td>0.8</td>
<td>1151</td>
<td>0.16</td>
</tr>
</tbody>
</table>
Fig. 4. The normalized drain-source capacitance $C_{ds1}/C_{j01}$ (solid-line) and $C_{ds2}/C_{j02}$ (dash-line) in terms of the normalized switch voltage $v_{s1}/V_{DD}$ for $V_{DD} = 20V$ with $m = 0.0682$, 0.3 and 0.5.

From (4) and the class-E ZDS condition for $v_{s1}$ in (1), two values for $\phi$ are obtained as 0 and $\pi$. The amplitude of the output current $I_m$ is consider as positive values, which is given as

$$\phi = \pi.$$  

2) Mode($\pi/2, \pi$): At this mode, the voltage across the switch $S_1$ reaches $V_{DD}$ and the switch $S_2$ becomes zero. Two switches are in the off-state, and currents through switches are determined as

$$i_{s1}(\theta) = i_{s2}(\theta) = 0.$$  

From (9), (12) and $v_{s2}(\theta = \pi/2) = V_{DD}$, the integrally relationship for the current is

$$\omega \int_{v_{s2}}^{V_{DD}} \left( \frac{C_{j01}}{1 + \frac{V_{DD} - v_{s2}}{V_{b1}}} \right)_{m_1} + \left( \frac{C_{j02}}{1 + \frac{v_{s2}}{V_{b2}}} \right)_{m_2} dv_{s2} = -\int_{\pi}^{\theta} I_m \sin(\theta')d\theta'. \quad (14)$$

The solution of (14) is derived as

$$\frac{V_{b1} \omega C_{j01}}{1 - m_1} \left[ \left( 1 + \frac{V_{DD} - v_{s2}}{V_{b1}} \right)^{1-m_1} - 1 \right] + \frac{V_{b1} \omega C_{j02}}{1 - m_2} \times \left[ \left( 1 + \frac{v_{s2}}{V_{b2}} \right)^{1-m_2} - \left( 1 + \frac{V_{DD}}{V_{b2}} \right)^{1-m_2} \right] = I_m \cos(\theta). \quad (15)$$

Applying $v_{s2}(\pi) = 0$ to (15), the amplitude of output current can be calculated as

$$I_m = \frac{V_{b1} \omega C_{j01}}{1 - m_1} \left[ \left( 1 + \frac{V_{DD}}{V_{b1}} \right)^{1-m_1} - 1 \right] - \frac{V_{b1} \omega C_{j02}}{1 - m_2} \times \left[ \left( 1 + \frac{V_{DD}}{V_{b2}} \right)^{1-m_2} - \left( 1 + \frac{V_{DD}}{V_{b2}} \right)^{1-m_2} \right]. \quad (16)$$

By substituting (16) into (15), we have

$$\left[ \left( 1 + \frac{v_{s1}}{V_{DD}} \right)^{1-m_1} - 1 \right] - \frac{V_{b1} \omega C_{j02}}{1 - m_2} \times \left[ \left( 1 + \frac{V_{DD}}{V_{b2}} \right)^{1-m_2} - \left( 1 + \frac{V_{DD}}{V_{b2}} \right)^{1-m_2} \right] \cos(\theta) = 0.$$  

3) Mode($\pi, 3\pi/2$): During this mode, the switch $S_2$ is in the on-state. The average value of the supply current flowing from the dc-voltage source $V_D$ is the dc-supply current $I_{DD}$ that is analytically obtained from

$$I_D = \frac{1}{2\pi} \int_{0}^{2\pi} \left\{ i_{s2}(\theta') + i_{C2}(\theta') \right\} d\theta' = \frac{1}{2\pi} \int_{\pi}^{3\pi/2} i_{s2}(\theta')d\theta' = \frac{1}{2\pi} \int_{\pi}^{3\pi/2} I_m \sin(\theta') d\theta' = \frac{I_m}{2\pi}. \quad (18)$$

By substituting (15) into (18), the dc-supply current can be written as

$$I_{DD} = \frac{V_{b1} \omega C_{j01}}{2\pi (1 - m_1)} \times \left[ \left( 1 + \frac{V_{DD}}{V_{b1}} \right)^{1-m_1} - 1 \right] - \frac{V_{b1} \omega C_{j02}}{1 - m_2} \times \left[ \left( 1 + \frac{V_{DD}}{V_{b2}} \right)^{1-m_2} - \left( 1 + \frac{V_{DD}}{V_{b2}} \right)^{1-m_2} \right]. \quad (19)$$

4) Mode($3\pi/2, 2\pi$): This mode begins with the turning $S_2$ off. By this state, the switch $S_1$ voltage reached from zero to the dc-supply voltage value. Since the parallel capacitor of the switch $S_1$ is charged, the accurate tuning of this capacitor is very important for obtaining the maximum operating frequency. The next cycle of class-DE operation is started when the first switch voltage becomes zero.
III. POWER CONVERSION CONSIDERATIONS

The output power $P_{out}$ is obtained from (16) as

$$P_{out} = \frac{R_{m}^{2}}{2} - \frac{R}{2} \left( \frac{V_{bi1} \omega C_{j01}}{1 - m_{1}} \right)^{2} \left[ \left( 1 + \frac{V_{DD}}{V_{bi1}} \right)^{-1 - m_{1}} - 1 \right]$$

$$- \frac{V_{bi2}}{V_{bi1}} \left( 1 - m_{1} \right) \frac{C_{j02}}{C_{j01}} \left[ 1 - \left( 1 + \frac{V_{DD}}{V_{bi2}} \right)^{-1 - m_{2}} \right]^{2}.$$  \hspace{1cm} (20)

The dc-supply power $P_{in}$ from (18) and (19) is

$$P_{in} = V_{DD} I_{DD} = \frac{V_{DD} V_{bi1} \omega C_{j01}}{2 \pi \left( 1 - m_{1} \right)} \left[ \left( 1 + \frac{V_{DD}}{V_{bi1}} \right)^{1 - m_{1}} - 1 \right]$$

$$- \frac{V_{bi2}}{V_{bi1}} \left( 1 - m_{1} \right) \frac{C_{j02}}{C_{j01}} \left[ 1 - \left( 1 + \frac{V_{DD}}{V_{bi2}} \right)^{1 - m_{2}} \right].$$  \hspace{1cm} (21)

Based on no parasitic resistance assumption, the power loss in the circuit is zero that it can be performed 100% power conversion efficiency. Therefore, $P_{in}$ input power is equal to $P_{out}$ output power, which is expressed as

$$\omega R C_{j01} V_{bi1} \pi \left[ \left( 1 + \frac{V_{DD}}{V_{bi1}} \right)^{1 - m_{1}} - 1 \right]$$

$$- \frac{V_{bi2}}{V_{bi1}} \left( 1 - m_{1} \right) \frac{C_{j02}}{C_{j01}} \left[ 1 - \left( 1 + \frac{V_{DD}}{V_{bi2}} \right)^{1 - m_{2}} \right]^{-1}.$$ \hspace{1cm} (22)

Fig. 6 depicts $\omega C_{j01} R$ in terms of the dc-supply voltage for the combination of difference MOSFET's and the linear parallel capacitance $m = 0$ case. The dc-supply voltage is quite important for power consumption calculation and the switch device selection for the allowable peak switch voltage of the MOSFET point of view. This graph illustrates the value of the load-resistance with non-similar MOSFET is higher than that with similar MOSFET. With regards to the increment of the dc-supply voltage, the value of $m$ is an adjustment variable to control value of power dissipations with the desired load-resistance.

The voltage $v_{L}(\theta)$ across the resonant inductance $L$ is expressed as

$$v_{L}(\theta) = V_{L} (- \cos \theta),$$ \hspace{1cm} (23)

where $V_{L}$ is

$$V_{L} = \omega L I_{m}.$$ \hspace{1cm} (24)

On the other hand, from (12) and (23), the output voltage $v_{o}(\theta)$ is

$$v_{o}(\theta) = V_{m} (- \sin \theta),$$ \hspace{1cm} (25)

where $V_{m}$ is

$$V_{m} = R I_{m}.$$ \hspace{1cm} (26)

From (24) and (25) we have

$$\frac{V_{L}}{V_{DD}} = \frac{V_{L}}{V_{m}} = \frac{\omega L}{R}.$$ \hspace{1cm} (27)

From the Fourier analysis, the magnitude of $V_{L}$ normalized with respect to the dc-supply voltage, i.e., $V_{DD}$ is obtained as

$$\frac{V_{L}}{V_{DD}} = \frac{1}{\pi} \int_{0}^{2\pi} \frac{V_{s1}(\theta') (- \cos \theta') d\theta'}{V_{DD}}.$$ \hspace{1cm} (28)

It is seen from (28) that it is obtained in terms of $(1 - m_{2})/(1 - m_{1})$, $V_{DD}/V_{bi1}$, $V_{DD}/V_{bi2}$, $V_{DD}/V_{bi1}$ and $C_{j02}/C_{j01}$, which is a complex integrally equation. This cannot be solved using the analytically method, which has a numerically solution. Therefore, the analytical expression for $A(V_{DD}, V_{bi1}, V_{bi2}, m_{1}, m_{2}, C_{j01}, C_{j02})$ is expressed as

$$A \left( V_{DD}, V_{bi1}, V_{bi2}, m_{1}, m_{2}, C_{j01}, C_{j02} \right) = \frac{1}{\pi} \int_{0}^{2\pi} \frac{V_{s1}(\theta') (- \cos \theta') d\theta'}{V_{DD}}.$$ \hspace{1cm} (29)

Fig. 7 shows the normalized across the resonant inductance $L$ with $V_{DD}$ in terms of normalized switch-voltage.

From (18) and (19), the relation between the dc-supply voltage and the amplitude of the output voltage is obtained as

$$\frac{V_{m}}{V_{DD}} = \frac{1}{\pi}.$$ \hspace{1cm} (30)
Therefore, the output power is

\[ P_{\text{out}} = \frac{V_m I_m}{2} = \frac{V_m^2}{2R} = \frac{V_{\text{DD}}^2}{\pi^2 R}. \]  

(31)

By equating two sides of (21) and (30), we have

\[ \omega R \frac{V_{\text{DD}} V_{b1i} C_{j01}}{2 (1 - m_1)} \left[ \left( \frac{V_{\text{DD}}}{V_{b1i}} \right)^{-1} - 1 \right] - \frac{V_{b1i} (1 - m_1) C_{j02}}{V_{b1i} (1 - m_2) C_{j01}} \left[ 1 - \left( \frac{V_{\text{DD}}}{V_{b2i}} \right)^{1-m_2} \right] = \frac{1}{2\pi} \]  

(32)

From (32), the equivalent linear capacitance of the nonlinear MOSFET drain-source parasitic capacitance is obtained to satisfy the class-E ZVS and ZDS conditions with non-similar MOSFETs, which is expressed as

\[ C_{eq} = \frac{V_{\text{DD}} V_{b1i} C_{j01}}{2 (1 - m_1)} \times \left[ \left( \frac{V_{\text{DD}}}{V_{b1i}} \right)^{-1} - 1 \right] - \frac{V_{b1i} (1 - m_1) C_{j02}}{V_{b1i} (1 - m_2) C_{j01}} \left[ 1 - \left( \frac{V_{\text{DD}}}{V_{b2i}} \right)^{1-m_2} \right] \]  

(33)

It can be concluded from (33) that the equivalent capacitance is dependent on the intrinsically characteristics of each type of MOSFETs. When in the non-similar switches, two switches are soft to actualize ZVS, while in the similar case, this condition is restricted.

As shown in Fig. 8, the switch-voltage waveform with the two different types of MOSFETs is considerably distinguished from the similar two MOSFETs case. It can be concluded that the slope of switch voltage is increased while this difference become more considerable with the increment of the grading coefficient \( m \) of two MOSFETs. In similar-switch case, the satisfaction of ZVS condition is deviated due to affect of grading coefficient \( m \). Moreover, non-similar switches provide reduced switch power dissipations and the number of the driving circuit and increasing the stability of PA. These are a major result and reason to perform the analysis in this new topology.

**IV. GUIDELINE RELATIONSHIPS FOR ELEMENTS VALUE**

As can be concluded from (22), the maximum operation frequency \( f = f_{\text{max}} \) is expressed as

\[
\begin{align*}
    f_{\text{max}} & = \frac{V_{\text{DD}} (1 - m_1)}{V_{b1i} 2\pi^2 R C_{j01}} \times \left[ \left( \frac{1 + \frac{V_{\text{DD}}}{V_{b1i}}}{} \right)^{-1} - 1 \right] \\
    & - \frac{V_{b1i} (1 - m_1) C_{j02}}{V_{b1i} (1 - m_2) C_{j01}} \left[ 1 - \left( \frac{1 + \frac{V_{\text{DD}}}{V_{b2i}}}{} \right)^{-1} \right]. \tag{34}
\end{align*}
\]

The response of (34) is depicted in Fig. 6. It is shown while the grading coefficient \( m \) is equal for two switches the maximum frequency is lower than when are similar. Therefore, this case gives wide design range to operate the class-DE PA with the desired operation frequency as design specification.

The load resistance can be calculated from (31) and (22) as

\[
R = \frac{V_{\text{DD}}^2}{2\pi^2 P_{\text{out}}} = \frac{V_{\text{DD}} (1 - m_1)}{2\pi^2 \frac{1}{f} C_{j01}} \times \left[ \left( \frac{1 + \frac{V_{\text{DD}}}{V_{b1i}}}{} \right)^{-1} - 1 \right] \\
- \frac{V_{b1i} (1 - m_1) C_{j02}}{V_{b1i} (1 - m_2) C_{j01}} \left[ 1 - \left( \frac{1 + \frac{V_{\text{DD}}}{V_{b2i}}}{} \right)^{-1} \right]. \tag{35}
\]

The definition of the loaded quality factor \( Q \) is used to calculate the total value for the inductor in the series load network as

\[ L = \frac{QR}{\omega_f} = \frac{QR}{2\pi f}. \]  

(36)

By substituting (30) and (29) into (27), we have

\[ L_r = \frac{AR}{2\pi f}. \]  

(37)

The value of \( L_x \) is the subtracted (37) from (36) results that is obtained as

\[ L_x = L - L_r = \frac{(Q - A) R}{2\pi f}. \]  

(38)

As given in Fig. 1, the series load network operates in the resonant mode as

\[ f = \frac{1}{2\pi \sqrt{LC}}. \]  

(39)

Therefore, from (38) and (39), the value of capacitance in the series load network can be written by

\[ C = \frac{1}{2\pi f (Q - A) R^2}. \]  

(40)

Fig. 9 plots the value of capacitance \( C_0 \) in the series load network as a function of the loaded quality factor \( Q \). It is seen from this figure that the required value of \( C_0 \) is decreased in two same switches case while higher grading coefficient \( m \) are used. On the other hand, the combination of two non-similar MOSFETs with difference \( m \) prepared a design range to adjust the value of \( C_0 \) for reducing of the out power dissipations. Fig. 10 shows how \( C_{j0} \) changes with \( Q \). The variation of \( C_{j0} \) with sets of the grading coefficient \( m \) in terms of the quality factor \( Q \) prepared a design adjustment parameter to be done the tune of class-DE PA for satisfying both \( Q \) and \( m \) simultaneously. It can be concluded from Figs. 9 and 10 that lowering the grading coefficient \( m \) for a given capacitor...
Fig. 9. The ratio of output capacitance $C_0$ in terms of the loaded-quality factor $Q$.

Fig. 10. The ratio of output capacitance $C_{j0}$ in terms of the loaded-quality factor $Q$.

and minimizes the reduction quality factor and the output capacitance drop, respectively, while maximizing the total ratio of output $C_{j0}$.

V. EXPERIMENTAL VERIFICATION

The justification of theoretical analysis for the proposed class-DE PA with two non-similar MOSFETs as switching elements is designed and implemented with a prototype circuit in operating frequency $f = 4$ MHz, output power $P_o = 11.5$ W, loaded quality factor $Q = 10$, and the dc-supply voltage $V_{DD} = 40$ V. Fig. 11 shows the normalized $P_o$ in terms of $V_{DD}/2\pi^2f$ for four combinations of non-similar two types of MOSFETs with different grading coefficient $m$ and similar ones that is obtained from (35). It can be seen from these plots that only the combination two grading coefficient as $m = 0.0682$ and 0.5 satisfied the given design parameters such as output power and dc-supply voltage simultaneously. Therefore, IRF530 and 2SK2504 are selected as the switch $S_1$ and $S_2$, respectively. From Table I the built-in potential for two MOSFETs is specified as $V_{bi} = 0.8$. Consequently, we had $V_{DD}/V_{bi} = 50$. From (22), we obtained $\omega C_{j0} R = 3.796$. Hence, the load resistance is $1.76 \Omega$.

Following the design equations in Section IV, the passive components are obtained as introduced in Table II.

![Fig. 11. $P_o$ in terms of $V_{DD}/2\pi^2f$ for four combinations of MOSFETs and linear parallel capacitance $m = 0$.](image)

![Fig. 12. The photograph of the fabricated proposed class-DE PA with two MOSFETs as IRF530 and 2SK2504.](image)

![Fig. 13. The photograph of the fabricated class-DE PA. The voltage and current of the implemented class-DE PA are measured by a 34401A Digital Multimeter, which is used for the power losses measurements in all passive components. Figure 13 presents the waveforms obtained from theoretical](image)
expressions, PSpice simulations, and circuit experiments for the circuit design example, which indicate the validity of the analytical expressions. The input square waveform is generated by a function generator Stanford Research DS345 with the amplitude of 5 V and 0 V offsets at operating frequency as 4 MHz. The power gain is calculated by

\[ G = 10 \log_{10} \left( \frac{P_o}{P_{in}} \right), \]  

(41)

where \( P_{in} \) and \( P_{out} \) are the input and output power, respectively. Also, the total harmonic distortion (THD) is

\[ \text{THD} = \sqrt{\sum_{n=2}^{\infty} \left( \frac{V_{on}}{V_{o1}} \right)^2}, \]  

(42)

where \( V_{on} \) is a root-mean-square value of the \( n \)th harmonic in the output voltage \( v_{o1} \). Table II gives the measurement summarized results along with the PSpice-simulation and the theoretical predictions for the circuit design example. The steady-state switch voltage across \( S_1 \) and \( S_2 \) equals to near 40 V that matches with above the initiated design parameters. As it can be observed, two switch devices satisfied ZVS and ZDS conditions simultaneously. The obtained measured output power is 12.1 W while the efficiency of the implemented prototype under different switches is 95.1 %. The vital case in the power dissipation in each switch element occurred due to the overlap between the current through the parallel capacitance and the switch-voltage as predicated in Fig. 3. The non-similar switch makes the switch-voltage up and reduced the power dissipations as observed in Fig. 13. The utilization of peak switch-voltage is used to reduce the conduction loss in the required output power.

Fig. 14 shows the measured output power (dBm) and gain (dB) in terms of input power (dBm) for the implemented class-DE PA along with simulated output power and gain results for two similar switches device. The proposed class-DE PA with 10 dBm input power exploits 30 dB gain and 12.1 W output power, whereas the conventional class-DE PA with two similar switch devices as IRF530 and 2SK2504 provide 14 dB and 11 dB gain, respectively. Fig. 15 shows the power-loss breakdown simulated and measured results for the proposed class-DE PA along with simulations of the conventional class-DE PA with similar two MOSFETs. It is seen that the largest power loss is occurred in the gate drive, which is decreased by applying two non-similar MOSFETs. Furthermore, the power loss in two switches is 34% lower than that with similar switches such as IRF530. The closely match between the analytically steady-state operation in section III and practically implementation can be observed. In addition, the proposed class-DE PA is considerably suitable for a wide-range of load-network implementations because they can operate in combinations of each non-similar switch with different grading coefficient mode.

VI. CONCLUSION

The non-similar switch devices in the class-DE PA configuration introduce a novel operation-mode. This mode makes an independent design area for load-network elements from the loaded-quality factor. It is found that the total parallel nonlinear capacitance variation can be retaliated by enforcing
the grading coefficient of a MOSFET body junction diode from the conventional approach. Besides, with the theoretical operation mode of the proposed class-DE PA, it is observed that two switches can achieve ZVS and ZVD at a specified load range using adequate the energy stored in the series inductor. Most importantly, the operation mode of class-DE PA can reach the desired output power along with dc-supply voltage and operating frequency simultaneously without any auxiliary circuit. The verification of analysis and the effectiveness of the proposed class-DE PA is proved with laboratory results of fabricated 12.1W prototype circuit.

REFERENCES


Authors' photographs and biographies not available at the time of publication.